参数资料
型号: V55C3256164VGLK-7HPC
厂商: PROMOS TECHNOLOGIES INC
元件分类: DRAM
英文描述: SYNCHRONOUS DRAM, PBGA54
封装: GREEN, MO-210, FBGA-54
文件页数: 52/55页
文件大小: 711K
代理商: V55C3256164VGLK-7HPC
6
V55C3256164VG Rev. 1.0 September 2008
ProMOS TECHNOLOGIES
V55C3256164VG
Signal Pin Description
Pin
Type
Signal
Polarity
Function
CLK
Input
Pulse
Positive
Edge
The system clock input. All of the SDRAM inputs are sampled on the rising edge of the
clock.
CKE
Input
Level
Active High Activates the CLK signal when high and deactivates the CLK signal when low, thereby
initiates either the Power Down mode or the Self Refresh mode.
CS
Input
Pulse
Active Low CS enables the command decoder when low and disables the command decoder when
high. When the command decoder is disabled, new commands are ignored but previous
operations continue.
RAS, CAS
WE
Input
Pulse
Active Low When sampled at the positive rising edge of the clock, CAS, RAS, and WE define the
command to be executed by the SDRAM.
A0 - A12
Input
Level
During a Bank Activate command cycle, A0-A12 defines the row address (RA0-RA12)
when sampled at the rising clock edge.
During a Read or Write command cycle, A0-An defines the column address (CA0-CAn)
when sampled at the rising clock edge.CAn depends from the SDRAM organization:
16M x 16 SDRAM CA0–CA8.
In addition to the column address, A10(=AP) is used to invoke autoprecharge operation
at the end of the burst read or write cycle. If A10 is high, autoprecharge is selected and
BA0, BA1 defines the bank to be precharged. If A10 is low, autoprecharge is disabled.
During a Precharge command cycle, A10(=AP) is used in conjunction with BA0 and BA1
to control which bank(s) to precharge. If A10 is high, all four banks will BA0 and BA1 are
used to define which bank to precharge.
BA0,
BA1
Input
Level
Selects which bank is to be active.
DQx
Input
Output
Level
Data Input/Output pins operate in the same manner as on conventional DRAMs.
LDQM
UDQM
Input
Pulse
Active High The Data Input/Output mask places the DQ buffers in a high impedance state when sam-
pled high. In Read mode, DQM has a latency of two clock cycles and controls the output
buffers like an output enable. In Write mode, DQM has a latency of zero and operates as
a word mask by allowing input data to be written if it is low but blocks the write operation
if DQM is high.
VCC, VSS
Supply
Power and ground for the input buffers and the core logic.
VCCQ
VSSQ
Supply
Isolated power supply and ground for the output buffers to provide improved noise
immunity.
相关PDF资料
PDF描述
V580MC04 VCO, 850 MHz - 890 MHz
V707S001 VCO, 500 MHz - 1000 MHz
V706S001 VCO, 600 MHz - 1200 MHz
V583ME02 VCO, 985 MHz - 1060 MHz
V580ME04 VCO, 910 MHz - 1000 MHz
相关代理商/技术参数
参数描述
V55HD 制造商:Bugera 功能描述:55 WATT GUITAR AMPLIFIER 2 CHANNEL TUBE HEAD
V55MLA0402LN 制造商:LITTELFUSE 制造商全称:Littelfuse 功能描述:Varistor Products Surface Mount Multilayer Varistors (MLVs) > MLA Series
V55MLA0402N 制造商:LITTELFUSE 制造商全称:Littelfuse 功能描述:Varistor Products Surface Mount Multilayer Varistors (MLVs) > MLA Series
V55MLA0603H 制造商:Littelfuse 功能描述:
V55MLA0603LN4 制造商:LITTELFUSE 制造商全称:Littelfuse 功能描述:Varistor Products Surface Mount Multilayer Varistors (MLVs) > MLA Series