参数资料
型号: 24LC128ESM
厂商: Microchip Technology Inc.
元件分类: EEPROM
英文描述: The CAT24FC02 is a 2-kb Serial CMOS EEPROM internally organized as 256 words of 8 bits each
中文描述: 该CAT24FC02是一个2 KB的EEPROM的国内256个8位每字举办的串行CMOS
文件页数: 9/12页
文件大小: 185K
代理商: 24LC128ESM
24AA128/24LC128
DS21191B-page 6
1998 Microchip Technology Inc.
5.0
DEVICE ADDRESSING
A control byte is the rst byte received following the
start condition from the master device (Figure 5-1). The
control byte consists of a 4-bit control code; for the
24xx128 this is set as 1010 binary for read and write
operations. The next three bits of the control byte are
the chip select bits (A2, A1, A0). The chip select bits
allow the use of up to eight 24xx128 devices on the
same bus and are used to select which device is
accessed. The chip select bits in the control byte must
correspond to the logic levels on the corresponding A2,
A1, and A0 pins for the device to respond. These bits
are in effect the three most signicant bits of the word
address.
The last bit of the control byte denes the operation to
be performed. When set to a one a read operation is
selected, and when set to a zero a write operation is
selected. The next two bytes received dene the
address of the rst data byte (Figure 5-2). Because
only A13…A0 are used, the upper two address bits are
don’t care bits. The upper address bits are transferred
rst, followed by the less signicant bits.
Following the start condition, the 24xx128 monitors the
SDA bus checking the device type identier being
transmitted. Upon receiving a 1010 code and appropri-
ate device select bits, the slave device outputs an
acknowledge signal on the SDA line. Depending on the
state of the R/W bit, the 24xx128 will select a read or
write operation.
FIGURE 5-1:
CONTROL BYTE FORMAT
5.1
Contiguous Addressing Across
Multiple Devices
The chip select bits A2, A1, A0 can be used to expand
the contiguous address space for up to 1 Mbit by add-
ing up to eight 24xx128's on the same bus. In this case,
software can use A0 of the control byte as address bit
A14; A1, as address bit A15; and A2, as address bit
A16. It is not possible to sequentially read across
device boundaries.
FIGURE 5-2:
ADDRESS SEQUENCE BIT ASSIGNMENTS
1
0
1
0
A2
A1
A0
SACK
R/W
Control Code
Chip Select
Bits
Slave Address
Acknowledge Bit
Start Bit
Read/Write Bit
1
010
A
2
A
1
A
0 R/W
XX
A
11
A
10
A
9
A
7
A
0
A
8
A
12
CONTROL BYTE
ADDRESS HIGH BYTE
ADDRESS LOW BYTE
CONTROL
CODE
CHIP
SELECT
BITS
X = Don’t Care Bit
A
13
相关PDF资料
PDF描述
24LC128ESN The CAT24FC02 is a 2-kb Serial CMOS EEPROM internally organized as 256 words of 8 bits each
24LC128EST The CAT24FC02 is a 2-kb Serial CMOS EEPROM internally organized as 256 words of 8 bits each
24LC128IP The CAT24FC02 is a 2-kb Serial CMOS EEPROM internally organized as 256 words of 8 bits each
24LC128ISM The CAT24FC02 is a 2-kb Serial CMOS EEPROM internally organized as 256 words of 8 bits each
24LC128ISN The CAT24FC02 is a 2-kb Serial CMOS EEPROM internally organized as 256 words of 8 bits each
相关代理商/技术参数
参数描述
24LC128-ESM 制造商:MICROCHIP 制造商全称:Microchip Technology 功能描述:I2C⑩ Serial EEPROM Family Data Sheet
24LC128ESN 制造商:MICROCHIP 制造商全称:Microchip Technology 功能描述:128K I 2 C ⑩ CMOS Serial EEPROM
24LC128-ESN 制造商:MICROCHIP 制造商全称:Microchip Technology 功能描述:I2C⑩ Serial EEPROM Family Data Sheet
24LC128EST 制造商:MICROCHIP 制造商全称:Microchip Technology 功能描述:128K I 2 C ⑩ CMOS Serial EEPROM
24LC128-EST 制造商:MICROCHIP 制造商全称:Microchip Technology 功能描述:I2C⑩ Serial EEPROM Family Data Sheet