参数资料
型号: 25AA640XT-I/ST
厂商: Microchip Technology
文件页数: 6/24页
文件大小: 0K
描述: IC EEPROM 64KBIT 1MHZ 8TSSOP
标准包装: 2,500
格式 - 存储器: EEPROMs - 串行
存储器类型: EEPROM
存储容量: 64K (8K x 8)
速度: 1MHz
接口: SPI 3 线串行
电源电压: 1.8 V ~ 5.5 V
工作温度: -40°C ~ 85°C
封装/外壳: 8-TSSOP(0.173",4.40mm 宽)
供应商设备封装: 8-TSSOP
包装: 带卷 (TR)
25AA640/25LC640
2.0
PIN DESCRIPTIONS
The WP pin function is blocked when the WPEN bit in
The descriptions of the pins are listed in Table 2-1.
the STATUS register is low. This allows the user to
install the 25XX640 in a system with WP pin grounded
TABLE 2-1:
PIN FUNCTION TABLE
and still be able to write to the STATUS register. The
WP pin functions will be enabled when the WPEN bit is
set high.
Name
PDIP
SOIC
TSSOP
Description
CS
1
1
3
Chip Select Input
2.4
Serial Input (SI)
SO
WP
2
3
2
3
4
5
Serial Data Output
Write-Protect Pin
The SI pin is used to transfer data into the device. It
receives instructions, addresses, and data. Data is
latched on the rising edge of the serial clock.
V SS
4
4
6
Ground
2.5
Serial Clock (SCK)
SI
SCK
HOLD
V CC
5
6
7
8
5
6
7
8
7
8
1
2
Serial Data Input
Serial Clock Input
Hold Input
Supply Voltage
The SCK is used to synchronize the communication
between a master and the 25XX640. Instructions,
addresses, or data present on the SI pin are latched on
the rising edge of the clock input, while data on the SO
pin is updated after the falling edge of the clock input.
2.1
Chip Select (CS)
2.6
Hold (HOLD)
A low level on this pin selects the device. A high level
deselects the device and forces it into Standby mode.
However, a programming cycle which is already
initiated or in progress will be completed, regardless of
the CS input signal. If CS is brought high, or remains
high during a program cycle, the device will go into
Standby mode when the programming cycle is
complete. When the device is deselected, SO goes to
the high-impedance state, allowing multiple parts to
share the same SPI bus. A low-to-high transition on CS
after a valid write sequence initiates an internal write
cycle. After power-up, a high-to-low transition on CS is
required prior to any sequence being initiated.
The HOLD pin is used to suspend transmission to the
25XX640 while in the middle of a serial sequence with-
out having to retransmit the entire sequence over
again. It must be held high any time this function is not
being used. Once the device is selected and a serial
sequence is underway, the HOLD pin may be pulled
low to pause further serial communication without
resetting the serial sequence. The HOLD pin must be
brought low while SCK is low, otherwise the HOLD
function will not be invoked until the next SCK high-to-
low transition. The 25XX640 must remain selected
during this sequence. The SI, SCK, and SO pins are in
a high-impedance state during the time the device is
2.2
Serial Output (SO)
paused and transitions on these pins will be ignored. To
resume serial communication, HOLD must be brought
The SO pin is used to transfer data out of the 25XX640.
During a read cycle, data is shifted out on this pin after
the falling edge of the serial clock.
high while the SCK pin is low, otherwise serial
communication will not resume. Lowering the HOLD
line at any time will tri-state the SO line.
2.3
Write-Protect (WP)
This pin is used in conjunction with the WPEN bit in the
STATUS register to prohibit writes to the nonvolatile
bits in the STATUS register. When WP is low and
WPEN is high, writing to the nonvolatile bits in the STA-
TUS register is disabled. All other operations function
normally. When WP is high, all functions, including
writes to the nonvolatile bits in the STATUS register
operate normally. If the WPEN bit is set, WP low during
a STATUS register write sequence will disable writing
to the STATUS register. If an internal write cycle has
already begun, WP going low will have no effect on the
write.
DS21223H-page 6
? 2008 Microchip Technology Inc.
相关PDF资料
PDF描述
24LC128-E/P IC EEPROM 128KBIT 400KHZ 8DIP
XC2V250-4FG256I IC FPGA VIRTEX-II 256FGBGA
25LC320/P IC EEPROM 32KBIT 2MHZ 8DIP
XC2V250-5FGG256C IC FPGA VIRTEX-II 250K 256-FBGA
RCB92DHBR-S329 EDGECARD PCI 184PS .050 R/A 3.3V
相关代理商/技术参数
参数描述
25ABRIDGERECTIFIERS 制造商:LRC 制造商全称:Leshan Radio Company 功能描述:25A BRIDGE RECTFIERS
25AC100A 制造商:NJSEMI 制造商全称:New Jersey Semi-Conductor Products, Inc. 功能描述:Thyrlstors
25AC100AM 制造商:未知厂家 制造商全称:未知厂家 功能描述:TRIAC|1KV V(DRM)|25A I(T)RMS|TO-208VAR
25AC10A 制造商:NJSEMI 制造商全称:New Jersey Semi-Conductor Products, Inc. 功能描述:Thyrlstors
25AC10AM 制造商:未知厂家 制造商全称:未知厂家 功能描述:TRIAC|100V V(DRM)|25A I(T)RMS|TO-208VAR