参数资料
型号: 3D7323K-50
厂商: DATA DELAY DEVICES INC
元件分类: 延迟线
英文描述: MONOLITHIC TRIPLE FIXED DELAY LINE
中文描述: ACTIVE DELAY LINE, TRUE OUTPUT, PDIP14
封装: ROHS COMPLIANT, DIP-14
文件页数: 1/4页
文件大小: 275K
代理商: 3D7323K-50
3D7323
MONOLITHIC TRIPLE
FIXED DELAY LINE
(SERIES 3D7323)
FEATURES
PACKAGES
8
7
6
5
1
2
3
4
I1
I2
I3
GND
VDD
O1
O2
O3
3D7323M DIP
3D7323H Gull-Wing
1
2
3
4
8
7
6
5
I1
I2
I3
GND
VDD
O1
O2
O3
3D7323Z SOIC
(150 Mil)
14
13
12
11
10
9
8
1
2
3
4
5
6
7
I1
N/C
I2
N/C
I3
N/C
GND
VDD
N/C
O1
N/C
O2
N/C
O3
3D7323
DIP
3D7323G Gull-Wing
3D7323K Unused pins
removed
All-silicon, low-power CMOS technology
TTL/CMOS compatible inputs and outputs
Vapor phase, IR and wave solderable
Auto-insertable (DIP pkg.)
Low ground bounce noise
Leading- and trailing-edge accuracy
Delay range: 6 through 6000ns
Delay tolerance: 2% or 1.0ns
Temperature stability:
±3% typ (-40C to 85C)
Vdd stability:
±1% typical (4.75V to 5.25V)
Minimum input pulse width: 20% of total
delay
14-pin DIP available as drop-in replacement for
hybrid delay lines
For mechanical dimensions, click
For package marking details, click
FUNCTIONAL DESCRIPTION
The 3D7323 Triple Delay Line product family consists of fixed-delay
CMOS integrated circuits. Each package contains three matched,
independent delay lines. Delay values can range from 6ns through
6000ns. The input is reproduced at the output without inversion,
shifted in time as per the user-specified dash number. The 3D7323
is TTL- and CMOS-compatible, capable of driving ten 74LS-type
loads, and features both rising- and falling-edge accuracy.
The all-CMOS 3D7323 integrated circuit has been designed as a
reliable, economic alternative to hybrid TTL fixed delay lines. It is
offered in a standard 8-pin auto-insertable DIP and a space saving surface mount 8-pin SOIC.
PIN DESCRIPTIONS
I1
Delay Line 1 Input
I2
Delay Line 2 Input
I3
Delay Line 3 Input
O1
Delay Line 1 Output
O2
Delay Line 2 Output
O3
Delay Line 3 Output
VDD
+5 Volts
GND
Ground
N/C
No Connection
TABLE 1: PART NUMBER SPECIFICATIONS
PART NUMBER
DELAY
INPUT RESTRICTIONS
DIP-8
3D7323M
3D7323H
SOIC-8
3D7323Z
DIP-14
3D7323
3D7323G
DIP-14
3D7323K
PER LINE
(ns)
Max Operating
Frequency
Absolute Max
Oper. Freq.
Min Operating
Pulse Width
Absolute Min
Oper. P.W.
-6
6
± 1.0
55.5 MHz
125.0 MHz
9.0 ns
4.0 ns
-8
8
± 1.0
41.6 MHz
111.0 MHz
12.0 ns
4.5 ns
-10
10
± 1.0
33.3 MHz
100.0 MHz
15.0 ns
5.0 ns
-15
15
± 1.0
22.2 MHz
100.0 MHz
22.5 ns
5.0 ns
-20
20
± 1.0
16.7 MHz
100.0 MHz
30.0 ns
5.0 ns
-25
25
± 1.0
13.3 MHz
83.3 MHz
37.5 ns
6.0 ns
-30
30
± 1.0
11.1 MHz
71.4 MHz
45.0 ns
7.0 ns
-40
40
± 1.0
8.33 MHz
62.5 MHz
60.0 ns
8.0 ns
-50
50
± 1.0
6.67 MHz
50.0 MHz
75.0 ns
10.0 ns
-100
100
± 2.0
3.33 MHz
25.0 MHz
150.0 ns
20.0 ns
-200
200
± 4.0
1.67 MHz
12.5 MHz
300.0 ns
40.0 ns
-500
500
± 10.0
0.67 MHz
5.00 MHz
750.0 ns
100.0 ns
-1000
1000
± 20
0.33 MHz
2.50 MHz
1500.0 ns
200.0 ns
-6000
6000
±120
0.05 MHz
0.42 MHz
9000.0 ns
1200.0 ns
NOTE:
Any delay between 10 and 6000 ns not shown is also available.
2006 Data Delay Devices
Doc #06015
DATA DELAY DEVICES, INC.
1
5/10/2006
3 Mt. Prospect Ave. Clifton, NJ 07013
相关PDF资料
PDF描述
3D7323K-500 MONOLITHIC TRIPLE FIXED DELAY LINE
3D7323K-6 MONOLITHIC TRIPLE FIXED DELAY LINE
3D7323K-6000 MONOLITHIC TRIPLE FIXED DELAY LINE
3D7323K-8 MONOLITHIC TRIPLE FIXED DELAY LINE
3D7323M-10 MONOLITHIC TRIPLE FIXED DELAY LINE
相关代理商/技术参数
参数描述
3D7323K-500 制造商:DATADELAY 制造商全称:Data Delay Devices, Inc. 功能描述:MONOLITHIC TRIPLE FIXED DELAY LINE
3D7323K-6 制造商:DATADELAY 制造商全称:Data Delay Devices, Inc. 功能描述:MONOLITHIC TRIPLE FIXED DELAY LINE
3D7323K-6000 制造商:DATADELAY 制造商全称:Data Delay Devices, Inc. 功能描述:MONOLITHIC TRIPLE FIXED DELAY LINE
3D7323K-8 制造商:DATADELAY 制造商全称:Data Delay Devices, Inc. 功能描述:MONOLITHIC TRIPLE FIXED DELAY LINE
3D7323M-10 制造商:DATADELAY 制造商全称:Data Delay Devices, Inc. 功能描述:MONOLITHIC TRIPLE FIXED DELAY LINE