参数资料
型号: 5962F9656101QXX
元件分类: 计数器
英文描述: ACT SERIES, SYN POSITIVE EDGE TRIGGERED 4-BIT BIDIRECTIONAL BINARY COUNTER, CDFP16
封装: BOTTOM-BRAZED, CERAMIC, DFP-16
文件页数: 1/11页
文件大小: 262K
代理商: 5962F9656101QXX
1
Standard Products
UT54ACS169/UT54ACTS169
4-Bit Up-Down Binary Counters
Datasheet
November 2010
www.aeroflex.com/logic
FEATURES
Fully synchronous operation for counting and programming
Internal look-ahead for fast counting
Carry output for n-bit cascading
Fully independent clock circuit
1.2μ CMOS
- Latchup immune
High speed
Low power consumption
Single 5 volt supply
Available QML Q or V processes
Flexible package
- 16-pin DIP
- 16-lead flatpack
UT54ACS169 - SMD 5962-96560
UT54ACTS169 - SMD 5962-96561
DESCRIPTION
The UT54ACS169 and the UT54ACTS169 are synchronous 4-
bit binary counters that feature an internal carry look-ahead for
cascading in high-speed counting applications. Synchronous
operation is provided by having all flip-flops clocked simulta-
neously so that the outputs change coincident with each other
when instructed by the count-enable inputs and internal gating.
Synchronous operation helps eliminate the output counting
spikes that are normally associated with asynchronous (ripple
clock) counters. The clock input triggers the four flip-flops on
the rising (positive-going) edge of the clock.
The counters are fully programmable (i.e., the outputs may each
be preset high or low). The load input circuitry allows loading
with the carry-enable output of cascaded counters. Loading is
synchronous; applying a low level at the load input disables the
counter and causes the outputs to agree with the data inputs after
the next clock pulse.
The carry look-ahead circuitry provides for cascaded counters
for n-bit synchronous application without additional gating. In-
strumental in accomplishing this function are two count-enable
inputs and a carry output. Assert both count enable inputs (ENP
and ENT) to count. The direction of the count is determined by
the level of the U/D input. When U/D is high, the counter counts
up; when low, it counts down. Input ENT is fed forward to
enable the carry output. The ripple carry output
RCO enables a low-level pulse while the count is zero (all inputs
low) counting down or maximum (15) counting up. The low-
level overflow carry pulse can be used to enable successive cas-
caded stages.
PINOUTS
16-Pin DIP
Top View
16-Lead Flatpack
Top View
Transitions at ENP or ENT are allowed regardless of the level
of the clock input.
The counters feature a fully independent clock circuit. Changes
at control inputs (ENP, ENT, LOAD, U/D) that modify the op-
erating mode have no effect on the contents of the counter until
clocking occurs. The function of the counter (whether enabled,
disabled, loading, or counting) will be dictated solely by the
conditions meeting the stable setup and hold times.
The devices are characterized over full military temperature
range of -55
°C to +125°C.
1
2
3
4
5
7
6
16
15
14
13
12
10
11
U/D
CLK
A
B
C
D
ENP
VDD
RCO
QA
QB
QC
ENT
8
9
VSS
LOAD
QD
1
2
3
4
5
7
6
16
15
14
13
12
10
11
VDD
8
9
U/D
CLK
A
B
C
D
ENP
RCO
QA
QB
QC
QD
ENT
VSS
LOAD
相关PDF资料
PDF描述
5962F9656801VXX AC SERIES, DUAL 4-BIT DRIVER, INVERTED OUTPUT, CDFP20
5962F9656901VCA ACT SERIES, DUAL 4-BIT DRIVER, INVERTED OUTPUT, CDIP20
5962F9670901VXX AC SERIES, 8-BIT IDENTITY COMPARATOR, TRUE OUTPUT, CDFP20
5962G9655401QCX AC SERIES, SYN POSITIVE EDGE TRIGGERED 4-BIT UP BINARY COUNTER, CDIP16
5962G9655501QXX ACT SERIES, SYN POSITIVE EDGE TRIGGERED 4-BIT UP BINARY COUNTER, CDFP16
相关代理商/技术参数
参数描述
5962F9666301QXC 制造商:Intersil Corporation 功能描述:
5962F9666302QXC 制造商:Intersil Corporation 功能描述:
5962F9666302VXC 制造商:Intersil Corporation 功能描述:
5962F9669601VYC 制造商:Harris Corporation 功能描述:
5962F9671802VXC 制造商:INTRSL 功能描述: