参数资料
型号: 74ALVCH16952
厂商: NXP Semiconductors N.V.
英文描述: 16-bit registered transceiver 3-State
中文描述: 16位注册的收发器三态
文件页数: 2/12页
文件大小: 85K
代理商: 74ALVCH16952
Philips Semiconductors
Preliminary specification
74ALVCH16952
16-bit registered transceiver (3-State)
2
1998 Sep 01
FEATURES
Complies with JEDEC standard no. 8-1A
CMOS low power consumption
MULTIBYTE
TM
flow-through pin-out architecture
Low inductance, multiple center power and ground pins for
minimum noise and ground bounce
Direct interface with TTL levels
Output drive capability 50
transmission lines @ 85
°
C
DESCRIPTION
The 74ALVCH16952 consists of two sections, each containing a
dual octal non-inverting registered transceiver. Two 8-bit back to
back registers store data flowing in both directions between two
bi-directional busses. Data applied to the inputs is entered and
stored on the rising edge of the clock (CP
XX
, where X is AB or BA)
provided that the clock enable (CE
XX
) is LOW. The data is then
present at the 3-State output buffers, but is only accessible when the
output enable input (OE
XX
) is LOW. Data flow from A inputs to B
outputs is the same as for B inputs to A outputs.
QUICK REFERENCE DATA
GND = 0V; T
amb
= 25
°
C; t
r
= t
f
= 2.5ns
SYMBOL
PARAMETER
CONDITIONS
TYPICAL
UNIT
t
PHL
/t
PLH
Propagation delay
CPnn, to An, Bn
V
CC
= 3.3V, C
L
= 50pF
2 5V C
V
CC
= 2.5V, C
L
= 30pF
3.2
ns
f
MAX
C
I
C
PD
Maximum clock frequency
350
MHz
Input capacitance
3.0
pF
Power dissipation capacitance per buffer
V
I
= GND to V
CC1
30
pF
NOTES:
1. C
PD
is used to determine the dynamic power dissipation (P
D
in
μ
W):
P
D
= C
PD
×
V
CC2
×
f
i
+ (C
L
×
V
CC2
×
f
o
) where:
f
i
= input frequency in MHz; C
L
= output load capacity in pF;
f
o
= output frequency in MHz; V
CC
= supply voltage in V;
(C
L
×
V
CC2
×
f
o
) = sum of outputs.
ORDERING INFORMATION
PACKAGES
TEMPERATURE RANGE
OUTSIDE NORTH AMERICA
NORTH AMERICA
DWG NUMBER
56-Pin Plastic TSSOP Type II
–40
°
C to +85
°
C
74ALVCH16952 DGG
ACH16952 DGG
SOT364-1
FUNCTION TABLE
for register An or Bn
INPUTS
INTERNAL
Q
OPERATING
MODE
An or Bn
CP
XX
CE
XX
X
X
H
NC
Hold data
L
L
L
Load data
H
L
H
Load data
H = HIGH voltage level
L = LOW voltage level
= LOW-to-HIGH transition
FUNCTION TABLE
for output enable
INPUTS
INTERNAL
Q
An or Bn
OUTPUTS
OPERATING
MODE
OE
nn
H
X
Z
Disable outputs
L
L
L
Enable outputs
L
H
H
Enable outputs
NC = no change
X = don’t care
Z = high impedance OFF-state
相关PDF资料
PDF描述
74ALVCH32501 3-Line To 8-Line Decoders/Demultiplexers 16-PDIP -40 to 85
74ALVCH32501EC 36-bit universal bus transceiver with direction pin; 5 V tolerant; 3-state
74ALVCHS162830 18-bit to 36-bit address driver with bus hold (3-State)
74ALVCHS162830DGB 18-bit to 36-bit address driver with bus hold (3-State)
74alvchs16830 3-Line To 8-Line Decoders/Demultiplexers 16-PDIP -40 to 85
相关代理商/技术参数
参数描述
74ALVCH16952DG 功能描述:总线收发器 16-BIT REG. TRANSCVR RoHS:否 制造商:Fairchild Semiconductor 逻辑类型:CMOS 逻辑系列:74VCX 每芯片的通道数量:16 输入电平:CMOS 输出电平:CMOS 输出类型:3-State 高电平输出电流:- 24 mA 低电平输出电流:24 mA 传播延迟时间:6.2 ns 电源电压-最大:2.7 V, 3.6 V 电源电压-最小:1.65 V, 2.3 V 最大工作温度:+ 85 C 封装 / 箱体:TSSOP-48 封装:Reel
74ALVCH16952DGG 制造商:PHILIPS 制造商全称:NXP Semiconductors 功能描述:16-bit registered transceiver 3-State
74ALVCH16952DGG,11 功能描述:总线收发器 16-BIT REG. TRANSCVR RoHS:否 制造商:Fairchild Semiconductor 逻辑类型:CMOS 逻辑系列:74VCX 每芯片的通道数量:16 输入电平:CMOS 输出电平:CMOS 输出类型:3-State 高电平输出电流:- 24 mA 低电平输出电流:24 mA 传播延迟时间:6.2 ns 电源电压-最大:2.7 V, 3.6 V 电源电压-最小:1.65 V, 2.3 V 最大工作温度:+ 85 C 封装 / 箱体:TSSOP-48 封装:Reel
74ALVCH16952DGG,112 制造商:NXP Semiconductors 功能描述:
74ALVCH16952DGG,118 制造商:NXP Semiconductors 功能描述: