参数资料
型号: 93C46C-I/P
厂商: Microchip Technology
文件页数: 12/36页
文件大小: 0K
描述: IC EEPROM 1KBIT 3MHZ 8DIP
标准包装: 60
格式 - 存储器: EEPROMs - 串行
存储器类型: EEPROM
存储容量: 1K(128 x 8 或 64 x 16)
速度: 3MHz
接口: Microwire 3 线串行
电源电压: 4.5 V ~ 5.5 V
工作温度: -40°C ~ 85°C
封装/外壳: 8-DIP(0.300",7.62mm)
供应商设备封装: 8-PDIP
包装: 管件
产品目录页面: 1451 (CN2011-ZH PDF)
93AA46A/B/C, 93LC46A/B/C, 93C46A/B/C
3.0
PIN DESCRIPTIONS
TABLE 3-1:
PIN DESCRIPTIONS
Name
PDIP
SOIC TSSOP MSOP DFN (1) TDFN (1)
SOT-23
Rotated
SOIC
Function
CS
CLK
DI
DO
Vss
ORG/NC
1
2
3
4
5
6
1
2
3
4
5
6
1
2
3
4
5
6
1
2
3
4
5
6
1
2
3
4
5
6
1
2
3
4
5
6
5
4
3
1
2
3
4
5
6
7
8
Chip Select
Serial Clock
Data In
Data Out
Ground
Organization/93XX46C
No Internal Connection/
93XX46A/B
NC
V CC
7
8
7
8
7
8
7
8
7
8
7
8
6
1
2
No Internal Connection
Power Supply
Note 1:
The exposed pad on the DFN/TDFN packages can be connected to V SS or left floating.
3.1 Chip Select (CS)
A high level selects the device; a low level deselects
the device and forces it into Standby mode. However, a
data bits before an instruction is executed. CLK and DI
then become “don't care” inputs waiting for a new Start
condition to be detected.
programming cycle that is already in progress will be
completed, regardless of the Chip Select (CS) input
3.3
Data In (DI)
signal. If CS is brought low during a program cycle, the
device will go into Standby mode as soon as the
programming cycle is completed.
Data In (DI) is used to clock in a Start bit, opcode,
address and data synchronously with the CLK input.
CS must be low for 250 ns minimum (T CSL ) between
3.4
Data Out (DO)
consecutive instructions. If CS is low, the internal
control logic is held in a Reset status.
Data Out (DO) is used in the Read mode to output data
synchronously with the CLK input (T PD after the
3.2
Serial Clock (CLK)
positive edge of CLK).
This pin also provides Ready/ Busy status information
The Serial Clock is used to synchronize the communi-
cation between a master device and the 93XX series
device. Opcodes, address and data bits are clocked in
on the positive edge of CLK. Data bits are also clocked
out on the positive edge of CLK.
CLK can be stopped anywhere in the transmission
sequence (at high or low level) and can be continued
anytime with respect to clock high time (T CKH ) and
clock low time (T CKL ). This gives the controlling master
freedom in preparing opcode, address and data.
CLK is a “don't care” if CS is low (device deselected). If
CS is high, but the Start condition has not been
detected (DI = 0 ), any number of clock cycles can be
during erase and write cycles. Ready/ Busy status infor-
mation is available on the DO pin if CS is brought high
after being low for minimum Chip Select low time (T CSL )
and an erase or write operation has been initiated.
The Status signal is not available on DO if CS is held
low during the entire erase or write cycle. In this case,
DO is in the High-Z mode. If status is checked after the
erase/write cycle, the data line will be high to indicate
the device is ready.
Note: After a programming cycle is complete,
issuing a Start bit and then taking CS low
will clear the Ready/ Busy status from DO.
received by the device without changing its status (i.e.,
waiting for a Start condition).
3.5
Organization (ORG)
CLK cycles are not required during the self-timed write
(i.e., auto erase/write) cycle.
After detection of a Start condition the specified number
of clock cycles (respectively low-to-high transitions of
CLK) must be provided. These clock cycles are
required to clock in all required opcode, address and
DS21749J-page 12
When the ORG pin is connected to V CC or Logic HI, the
(x16) memory organization is selected. When the ORG
pin is tied to V SS or Logic LO, the (x8) memory
organization is selected. For proper operation, ORG
must be tied to a valid logic level.
93XX46A devices are always (x8) organization and
93XX46B devices are always (x16) organization.
? 2002-2011 Microchip Technology Inc.
相关PDF资料
PDF描述
EP4CGX110CF23C8 IC CYCLONE IV FPGA 110K 484FBGA
A54SX32-2PQ208 IC FPGA SX 48K GATES 208-PQFP
11LC040-I/P IC EEPROM 4KBIT 100KHZ 8DIP
A54SX32-1PQG208I IC FPGA SX 48K GATES 208-PQFP
93LC56A/ST IC EEPROM 2KBIT 3MHZ 8TSSOP
相关代理商/技术参数
参数描述
93C46CM 制造商:未知厂家 制造商全称:未知厂家 功能描述:Microwire Serial EEPROM
93C46CT-E/MC 制造商:MICROCHIP 制造商全称:Microchip Technology 功能描述:1K Microwire Compatible Serial EEPROM
93C46CT-E/MCG 制造商:MICROCHIP 制造商全称:Microchip Technology 功能描述:1K Microwire Compatible Serial EEPROM
93C46CT-E/MNY 功能描述:电可擦除可编程只读存储器 1K, 128 X 8 OR 64X16 SERIAL EE, EXT RoHS:否 制造商:Atmel 存储容量:2 Kbit 组织:256 B x 8 数据保留:100 yr 最大时钟频率:1000 KHz 最大工作电流:6 uA 工作电源电压:1.7 V to 5.5 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:SOIC-8
93C46CT-E/MS 功能描述:电可擦除可编程只读存储器 128x8 Or 64x16 RoHS:否 制造商:Atmel 存储容量:2 Kbit 组织:256 B x 8 数据保留:100 yr 最大时钟频率:1000 KHz 最大工作电流:6 uA 工作电源电压:1.7 V to 5.5 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:SOIC-8