参数资料
型号: A1020B-1PG84C
厂商: Microsemi SoC
文件页数: 24/98页
文件大小: 0K
描述: IC FPGA 2K GATES 84-CPGA COM
标准包装: 21
系列: ACT™ 1
LAB/CLB数: 547
输入/输出数: 69
门数: 2000
电源电压: 4.5 V ~ 5.5 V
安装类型: 通孔
工作温度: 0°C ~ 70°C
封装/外壳: 84-BCPGA
供应商设备封装: 84-CPGA(28x28)
30
A1 28 0A T i m i n g C har a c t e r i st i c s
(W or s t - C as e M i l i t a r y Cond i t i o n s , V CC = 4.5 V, TJ = 1 25°C)
‘–1’ Speed
‘Std’ Speed
Parameter
Description
Min.
Max.
Min.
Max.
Units
Logic Module Propagation Delays1
tPD1
Single Module
5.2
6.1
ns
tCO
Sequential Clk to Q
5.2
6.1
ns
tGO
Latch G to Q
5.2
6.1
ns
tRS
Flip-Flop (Latch) Reset to Q
5.2
6.1
ns
Logic Module Predicted Routing Delays2
tRD1
FO=1 Routing Delay
2.4
2.8
ns
tRD2
FO=2 Routing Delay
3.4
4.0
ns
tRD3
FO=3 Routing Delay
4.2
4.9
ns
tRD4
FO=4 Routing Delay
5.1
6.0
ns
tRD8
FO=8 Routing Delay
9.2
10.8
ns
Logic Module Sequential Timing3, 4
tSUD
Flip-Flop (Latch) Data Input Setup
0.5
ns
tHD
Flip-Flop (Latch) Data Input Hold
0.0
ns
tSUENA
Flip-Flop (Latch) Enable Setup
1.3
ns
tHENA
Flip-Flop (Latch) Enable Hold
0.0
ns
tWCLKA
Flip-Flop (Latch) Clock Active Pulse
Width
7.4
8.6
ns
tWASYN
Flip-Flop (Latch) Asynchronous Pulse
Width
7.4
8.6
ns
tA
Flip-Flop Clock Input Period
16.4
22.1
ns
tINH
Input Buffer Latch Hold
2.5
ns
tINSU
Input Buffer Latch Setup
–3.5
ns
tOUTH
Output Buffer Latch Hold
0.0
ns
tOUTSU
Output Buffer Latch Setup
0.5
ns
fMAX
Flip-Flop (Latch) Clock Frequency
60
41
MHz
Notes:
1.
For dual-module macros, use tPD1 + tRD1 + tPDn , tCO + tRD1 + tPDn , or tPD1 + tRD1 + tSUD , whichever is appropriate.
2.
Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device
performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is
based on actual routing delay measurements performed on the device prior to shipment.
3.
Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained
from the DirectTime Analyzer utility.
4.
Setup and hold timing parameters for the input buffer latch are defined with respect to the PAD and the D input. External setup/hold
timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input
subtracts (adds) to the internal setup (hold) time.
相关PDF资料
PDF描述
FMC18DRAS CONN EDGECARD 36POS R/A .100 SLD
EP1S25F672C8 IC STRATIX FPGA 25K LE 672-FBGA
EMC60DRYI CONN EDGECARD 120POS .100 EXTEND
EP1AGX60CF484I6N IC ARRIA GX FPGA 60K 484FBGA
FMC15DREF-S734 CONN EDGECARD 30POS .100 EYELET
相关代理商/技术参数
参数描述
A1020B-1PG84E 制造商:未知厂家 制造商全称:未知厂家 功能描述:Field Programmable Gate Array (FPGA)
A1020B-1PG84I 制造商:ACTEL 制造商全称:Actel Corporation 功能描述:ACT 1 Series FPGAs
A1020B-1PG84M 制造商:Microsemi Corporation 功能描述:IC FPGA 2K GATES 84-CPGA MIL 制造商:Microsemi Corporation 功能描述:IC FPGA 69 I/O 84CPGA
A1020B-1PL44C 功能描述:IC FPGA 2K GATES 44-PLCC COM RoHS:否 类别:集成电路 (IC) >> 嵌入式 - FPGA(现场可编程门阵列) 系列:ACT™ 1 标准包装:40 系列:SX-A LAB/CLB数:6036 逻辑元件/单元数:- RAM 位总计:- 输入/输出数:360 门数:108000 电源电压:2.25 V ~ 5.25 V 安装类型:表面贴装 工作温度:0°C ~ 70°C 封装/外壳:484-BGA 供应商设备封装:484-FPBGA(27X27)
A1020B-1PL44I 功能描述:IC FPGA 2K GATES 44-PLCC IND RoHS:否 类别:集成电路 (IC) >> 嵌入式 - FPGA(现场可编程门阵列) 系列:ACT™ 1 标准包装:40 系列:SX-A LAB/CLB数:6036 逻辑元件/单元数:- RAM 位总计:- 输入/输出数:360 门数:108000 电源电压:2.25 V ~ 5.25 V 安装类型:表面贴装 工作温度:0°C ~ 70°C 封装/外壳:484-BGA 供应商设备封装:484-FPBGA(27X27)