参数资料
型号: A1020B-1PQ100C
厂商: Microsemi SoC
文件页数: 46/98页
文件大小: 0K
描述: IC FPGA 2K GATES 100-PQFP COM
标准包装: 66
系列: ACT™ 1
LAB/CLB数: 547
输入/输出数: 69
门数: 2000
电源电压: 4.5 V ~ 5.5 V
安装类型: 表面贴装
工作温度: 0°C ~ 70°C
封装/外壳: 100-BQFP
供应商设备封装: 100-PQFP(14x20)
50
A3 21 00 DX Ti m i n g Ch ar ac te r i st i c s (continued)
(Wor s t - C as e M i l i t a r y Cond i t i o n s , V CC = 4.5 V, TJ = 1 25°C)
‘–1’ Speed
‘Std’ Speed
Parameter
Description
Min.
Max.
Min.
Max.
Units
Input Module Propagation Delays
tINPY
Input Data Pad to Y
1.9
2.6
ns
tINGO
Input Latch Gate-to-Output
4.0
5.3
ns
tINH
Input Latch Hold
0.0
ns
tINSU
Input Latch Setup
0.7
0.9
ns
tILA
Latch Active Pulse Width
6.1
8.1
ns
Input Module Predicted Routing Delays1
tIRD1
FO=1 Routing Delay
2.2
2.9
ns
tIRD2
FO=2 Routing Delay
2.8
3.8
ns
tIRD3
FO=3 Routing Delay
3.5
4.7
ns
tIRD4
FO=4 Routing Delay
3.5
4.7
ns
tIRD8
FO=8 Routing Delay
5.6
7.5
ns
Global Clock Network
tCKH
Input Low to High
FO=32
FO=635
6.5
7.9
8.7
10.6
ns
tCKL
Input High to Low
FO=32
FO=635
6.6
8.8
11.8
ns
tPWH
Minimum Pulse Width High
FO=32
FO=635
4.1
4.6
5.5
6.1
ns
tPWL
Minimum Pulse Width Low
FO=32
FO=635
4.1
4.6
5.5
6.1
ns
tCKSW
Maximum Skew
FO=32
FO=635
1.8
2.4
ns
tSUEXT
Input Latch External Setup
FO=32
FO=635
0.0
ns
tHEXT
Input Latch External Hold
FO=32
FO=635
3.0
3.8
4.0
5.1
ns
tP
Minimum Period (1/fmax)
FO=32
FO=635
7.1
7.9
9.5
10.5
ns
fHMAX
Maximum Datapath Frequency
FO=32
FO=635
140
126
105
95
MHz
Note:
1.
Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device
performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is
based on actual routing delay measurements performed on the device prior to shipment. Optimization techniques may further reduce
delays by 0 to 4 ns.
相关PDF资料
PDF描述
HMC50DREN-S13 CONN EDGECARD 100PS .100 EXTEND
HMC50DREH-S13 CONN EDGECARD 100PS .100 EXTEND
RSC50DRAS CONN EDGECARD 100PS R/A .100 SLD
RMC50DRAS CONN EDGECARD 100PS R/A .100 SLD
HSC44DRYI-S93 CONN EDGECARD 88POS DIP .100 SLD
相关代理商/技术参数
参数描述
A1020B-1PQ100I 功能描述:IC FPGA 2K GATES 100-PQFP IND RoHS:否 类别:集成电路 (IC) >> 嵌入式 - FPGA(现场可编程门阵列) 系列:ACT™ 1 标准包装:40 系列:SX-A LAB/CLB数:6036 逻辑元件/单元数:- RAM 位总计:- 输入/输出数:360 门数:108000 电源电压:2.25 V ~ 5.25 V 安装类型:表面贴装 工作温度:0°C ~ 70°C 封装/外壳:484-BGA 供应商设备封装:484-FPBGA(27X27)
A1020B-1PQ84B 制造商:ACTEL 制造商全称:Actel Corporation 功能描述:ACT 1 Series FPGAs
A1020B-1PQ84C 制造商:ACTEL 制造商全称:Actel Corporation 功能描述:ACT 1 Series FPGAs
A1020B-1PQ84I 制造商:ACTEL 制造商全称:Actel Corporation 功能描述:ACT 1 Series FPGAs
A1020B-1PQ84M 制造商:ACTEL 制造商全称:Actel Corporation 功能描述:ACT 1 Series FPGAs