参数资料
型号: AD1836AASZRL
厂商: Analog Devices Inc
文件页数: 5/24页
文件大小: 0K
描述: IC CODEC 4ADC/6DAC 24BIT 52MQFP
标准包装: 1
类型: 通用
数据接口: 串行
分辨率(位): 24 b
ADC / DAC 数量: 4 / 6
三角积分调变:
S/N 比,标准 ADC / DAC (db): 105 / 108
动态范围,标准 ADC / DAC (db): 105 / 108
电压 - 电源,模拟: 4.75 V ~ 5.25 V
电压 - 电源,数字: 4.75 V ~ 5.25 V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 52-QFP
供应商设备封装: 52-MQFP(10x10)
包装: 标准包装
其它名称: AD1836AASZRLDKR
Data Sheet
AD1836A
Rev. A | Page 13 of 24
POWER SUPPLY AND VOLTAGE REFERENCE
The AD1836A is designed for 5 V supplies. Separate power
supply pins are provided for the analog and digital sections.
These pins should be bypassed with 100 nF ceramic chip
capacitors, as close to the pins as possible, to minimize noise
pickup. A bulk aluminum electrolytic capacitor of at least 22 μF
should also be provided on the same PC board as the codec. For
critical applications, improved performance will be obtained
with separate supplies for the analog and digital sections. If this
is not possible, it is recommended that the analog and digital
supplies be isolated by means of a ferrite bead in series with
each supply. It is important that the analog supply be as clean as
possible.
For ease in interfacing to various logic families, the digital
output drivers are supplied from the ODVDD pin. For CMOS
logic, this should be connected to the 5 V digital supply. For
3.3 V logic, it should be connected to the 3.3 V supply. For TTL
levels, it can be tied to either. All digital inputs are compatible
with TTL and CMOS levels.
The internal voltage reference VREF is brought out on Pin 13
(FILTR) and should be bypassed as close as possible to the chip,
with a parallel combination of 10 μF and 100 nF. The reference
voltage may be used to bias external op amps to the common-
mode voltage of the input and output signal pins. The current
drawn should be limited to less than 50 μA. This source can be
connected directly to op amp inputs but should be buffered if it
is required to drive resistive networks.
The FILTD pin should be connected to an external grounded
capacitor. This pin is used to reduce the noise of the internal
DAC bias circuitry, thereby reducing the DAC output noise. In
some cases, this capacitor may be eliminated with little effect on
performance.
SERIAL DATA PORTS—DATA FORMAT
The ADC serial data output mode defaults to the popular I2S
format, where the data is delayed by 1 BCLK interval from the
edge of the LRCLK. By programming Bits 8 and 9 in ADC
Control Register 2, the serial mode can be changed to right
justified (RJ), left justified DSP (DSP), left justified (LJ), Packed
Mode 128, or Packed Mode 256. In the RJ mode, it is necessary
to set Bits 6 and 7 to define the width of the data-word.
The DAC serial data input mode defaults to I2S. By
programming Bits 5, 6, and 7 in DAC Control Register 1, the
mode can be changed to RJ, DSP, LJ, Packed Mode 128, or
Packed Mode 256. The word width defaults to 24 bits but
can be changed by programming Bits 3 and 4 in DAC Control
Register 1. The packed modes accept six channels of data at the
DSDATA1 input pin, which is routed independently to each of
the six internal DACs.
A special “auxiliary mode” is provided to allow two external
stereo ADCs and one external stereo DAC to be interfaced with
the AD1836A to provide 8 in/8 out operation. In addition, this
mode supports glueless interface to a single SHARC DSP serial
port, allowing a SHARC DSP to access all eight channels of
analog I/O. In this special mode, many pins are redefined; see
Table 11 for a list of redefined pins. Two versions of this mode
are available. In the master mode, the AD1836A provides the
LRCLK and BCLK signals for the external ADCs and DAC. In
the slave mode, external ADC1 provides the LRCLK and BCLK
signals (which must be divided down properly from the
external master clock), and the AD1836A will sync to these
external clocks. In the absence of the external ADC clocks in
slave mode, the ALRCLK and ABCLK outputs of the AD1836A
(TDM frame sync and bit clock) will default to be the same as in
master mode. See Figure 9 through Figure 11 for details of these
modes. Figure 12 shows the internal signal flow diagram of the
auxiliary mode.
The following figures show the serial mode formats.
相关PDF资料
PDF描述
HR25A-9P-16P CONN PLUG 16POS MALE CIRCULAR
VE-B7T-IX-B1 CONVERTER MOD DC/DC 6.5V 75W
VE-B7T-IW-B1 CONVERTER MOD DC/DC 6.5V 100W
AD1836AASZ IC CODEC 4ADC/6DAC 24 BIT 52MQFP
VE-B50-IW-B1 CONVERTER MOD DC/DC 5V 100W
相关代理商/技术参数
参数描述
AD1836ACS 制造商:Rochester Electronics LLC 功能描述:- Bulk
AD1836ACSRL 制造商:AD 制造商全称:Analog Devices 功能描述:Multichannel 96 kHz Codec
AD1836ACSZ 功能描述:IC CODEC 4ADC/6DAC 24 BIT 52MQFP RoHS:是 类别:集成电路 (IC) >> 接口 - 编解码器 系列:- 标准包装:2,500 系列:- 类型:立体声音频 数据接口:串行 分辨率(位):18 b ADC / DAC 数量:2 / 2 三角积分调变:是 S/N 比,标准 ADC / DAC (db):81.5 / 88 动态范围,标准 ADC / DAC (db):82 / 87.5 电压 - 电源,模拟:2.6 V ~ 3.3 V 电压 - 电源,数字:1.7 V ~ 3.3 V 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:48-WFQFN 裸露焊盘 供应商设备封装:48-TQFN-EP(7x7) 包装:带卷 (TR)
AD1836A-DBRD 制造商:Analog Devices 功能描述:Evaluation Board For Multi-Channel 96 KHz Codec 制造商:Rochester Electronics LLC 功能描述:EVAL BD FOR MULTI CHANNEL 96KHZ CODEC - Bulk 制造商:Analog Devices 功能描述:EVALUATION BOARD ((NS))
AD1836AS 制造商:Rochester Electronics LLC 功能描述:ULTI CHANNEL 96KHZ CODEC - Bulk