参数资料
型号: AD420AN-32
厂商: Analog Devices Inc
文件页数: 14/16页
文件大小: 0K
描述: IC DAC SRL 16BIT 24-DIP
产品培训模块: Data Converter Fundamentals
DAC Architectures
标准包装: 15
设置时间: 10µs
位数: 16
数据接口: 串行
转换器数目: 1
电压电源: 单电源
功率耗散(最大): 176mW
工作温度: -40°C ~ 85°C
安装类型: 通孔
封装/外壳: 24-DIP(0.300",7.62mm)
供应商设备封装: 24-PDIP
包装: 管件
输出数目和类型: 2 电流,双极
采样率(每秒): 400
AD420
Rev. H | Page 7 of 16
TIMING REQUIREMENTS
CLOCK
DATA IN
CLOCK
DATA IN
(INTERNALLY GENERATED LATCH)
EXPANDED TIME VIEW BELOW
CLOCK COUNTER STARTS HERE
CONFIRM START BIT
SAMPLE BIT 15
START BIT
DATA BIT 15
BIT 14
EXPANDED TIME VIEW BELOW
CLOCK
DATA IN
01
012
8
16
24
00
1
ST
A
R
T
BI
T
ST
OP BI
T
N
EXT
ST
A
R
T
BI
T
BI
T
13
TO
B
IT
1
BI
T
15
BI
T
14
BI
T
0
tADW
tADS
tADH
tACH
tACL
tACK
00
49
4-
0
04
TA = 40°C to +85°C, VCC = +12 V to +32 V.
THREE-WIRE INTERFACE
CLOCK
DATA IN
LATCH
DATA OUT
CLOCK
DATA IN
LATCH
DATA OUT
WORD “N”
WORD “N + 1”
WORD “N – 1”
WORD “N”
101 1 0 0 1
1
00
1 1
111 0 0
0 0
11
01
(MSB
)
B15
(L
S
B
)
B15
B14
B13
B12
B14
B13
B12
B1
1
B10
B1
4
B1
5
B1
3
B1
2
B8
B7
B3
B2
B1
B0
B9
B5
B4
B6
tCK
tCL
tCH
tDW
tLD
tLL
tLH
tSD
tDS
tDH
0
049
4-
00
3
Figure 4. Timing Diagram for Asynchronous Interface
Figure 3. Timing Diagram for 3-Wire Interface
Table 6. Timing Specifications for Asynchronous Interface
Parameter
Label
Limit
Units
Asynchronous Clock Period
tACK
400
ns min
Asynchronous Clock Low Time
tACL
50
ns min
Asynchronous Clock High Time
tACH
150
ns min
Data Stable Width (Critical Clock Edge)
tADW
300
ns min
Data Setup Time (Critical Clock Edge)
tADS
60
ns min
Data Hold Time (Critical Clock Edge)
tADH
20
ns min
Clear Pulse Width
tCLR
50
ns min
Table 5. Timing Specification for 3-Wire Interface
Parameter
Label
Limit
Units
Data Clock Period
tCK
300
ns min
Data Clock Low Time
tCL
80
ns min
Data Clock High Time
tCH
80
ns min
Data Stable Width
tDW
125
ns min
Data Setup Time
tDS
40
ns min
Data Hold Time
tDH
5
ns min
Latch Delay Time
tLD
80
ns min
Latch Low Time
tLL
80
ns min
Latch High Time
tLH
80
ns min
Serial Output Delay Time
tSD
225
ns max
Clear Pulse Width
tCLR
50
ns min
ASYNCHRONOUS INTERFACE
Note that in the timing diagram for asynchronous mode oper-
ation each data word is framed by a START (0) bit and a STOP
(1) bit. The data timing is with respect to the rising edge of the
CLOCK at the center of each bit cell. Bit cells are 16 clocks
long, and the first cell (the START bit) begins at the first clock
following the leading (falling) edge of the START bit. Thus, the
MSB (D15) is sampled 24 clock cycles after the beginning of
the START bit, D14 is sampled at clock number 40, and so on.
During any dead time before writing the next word the DATA
IN pin must remain at Logic 1.
THREE-WIRE INTERFACE FAST EDGES ON DIGITAL
INPUT
With a fast rising edge (<10 ns) on one of the serial inputs
(CLOCK, DATA IN, LATCH) while another input is logic high,
the part may be triggered into a test mode and the contents of
the data register may become corrupted, which may result in
the output being loaded with an incorrect value. If fast edges are
expected on the digital input lines, it is recommended that the
latch line remain at Logic 0 during serial loading of the DAC.
Similarly, the clock line should remain low during updates of
the DAC via the latch pin. Alternatively, the addition of small
value capacitors on the digital lines will slow down the edge.
The DAC output updates when the STOP bit is received. In
the case of a framing error (the STOP bit sampled as a 0) the
AD420 will output a pulse at the DATA OUT pin one clock
period wide during the clock period subsequent to sampling
the STOP bit. The DAC output will not update if a framing
error is detected.
相关PDF资料
PDF描述
AD421BN IC DAC SNGL 16BIT 16-DIP
AD45048ARZ IC ADSL LINE DRIVER R-R 8SOIC
AD5060YRJZ-1REEL7 IC DAC 16BIT SPI/SRL SOT23-8
AD5061BRJZ-2500RL7 IC DAC 16BIT SPI/SRL SOT23-8
AD5062BRJZ-2REEL7 IC DAC 16BIT 2.7-5.5V SOT23-8
相关代理商/技术参数
参数描述
AD420ANZ-32 功能描述:IC DAC SRL 16BIT 24-DIP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 数模转换器 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:50 系列:- 设置时间:4µs 位数:12 数据接口:串行 转换器数目:2 电压电源:单电源 功率耗散(最大):- 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:8-TSSOP,8-MSOP(0.118",3.00mm 宽) 供应商设备封装:8-uMAX 包装:管件 输出数目和类型:2 电压,单极 采样率(每秒):* 产品目录页面:1398 (CN2011-ZH PDF)
AD420AR-32 功能描述:IC DAC SRL 16BIT 24-SOIC RoHS:否 类别:集成电路 (IC) >> 数据采集 - 数模转换器 系列:- 产品培训模块:Data Converter Fundamentals DAC Architectures 标准包装:750 系列:- 设置时间:7µs 位数:16 数据接口:并联 转换器数目:1 电压电源:双 ± 功率耗散(最大):100mW 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:28-LCC(J 形引线) 供应商设备封装:28-PLCC(11.51x11.51) 包装:带卷 (TR) 输出数目和类型:1 电压,单极;1 电压,双极 采样率(每秒):143k
AD420AR-32 制造商:Analog Devices 功能描述:SEMICONDUCTORSLINEAR
AD420AR-32-REEL 功能描述:IC DAC SNGL 16BIT 24-SOIC T/R RoHS:否 类别:集成电路 (IC) >> 数据采集 - 数模转换器 系列:- 产品培训模块:Data Converter Fundamentals DAC Architectures 标准包装:750 系列:- 设置时间:7µs 位数:16 数据接口:并联 转换器数目:1 电压电源:双 ± 功率耗散(最大):100mW 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:28-LCC(J 形引线) 供应商设备封装:28-PLCC(11.51x11.51) 包装:带卷 (TR) 输出数目和类型:1 电压,单极;1 电压,双极 采样率(每秒):143k
AD420ARZ-32 功能描述:IC DAC SRL 16BIT 24-SOIC RoHS:是 类别:集成电路 (IC) >> 数据采集 - 数模转换器 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:50 系列:- 设置时间:4µs 位数:12 数据接口:串行 转换器数目:2 电压电源:单电源 功率耗散(最大):- 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:8-TSSOP,8-MSOP(0.118",3.00mm 宽) 供应商设备封装:8-uMAX 包装:管件 输出数目和类型:2 电压,单极 采样率(每秒):* 产品目录页面:1398 (CN2011-ZH PDF)