参数资料
型号: AD421BNZ
厂商: Analog Devices Inc
文件页数: 2/14页
文件大小: 0K
描述: IC DAC SNGL 16BIT 16-DIP
产品培训模块: Data Converter Fundamentals
DAC Architectures
标准包装: 25
设置时间: 8ms
位数: 16
数据接口: 串行
转换器数目: 1
电压电源: 单电源
功率耗散(最大): 1.95mW
工作温度: -40°C ~ 85°C
安装类型: 通孔
封装/外壳: 16-DIP(0.300",7.62mm)
供应商设备封装: 16-PDIP
包装: 管件
输出数目和类型: 2 电流,单极
采样率(每秒): 125
产品目录页面: 781 (CN2011-ZH PDF)
AD421
–10–
REV. C
A capacitor of 0.01
F connected between COMP and DRIVE
is required to stabilize the feedback loop formed with the
regulator op amp and the external pass transistor. An external
snubber circuit of 1 k
and 1000 pF is required between the
DRIVE pin and COM and a 0.1
F cap between COMP and
DRIVE to stabilize the feedback loop formed by the regulator
op amp and the external pass transistor.
The internal 2.5 V reference on the AD421 is used as the refer-
ence for the AD421 and this has to be decoupled with a 4.7
F
capacitor for compensation and stability purposes. The sigma-
delta DAC on the part consists of a second order modulator
followed by a continuous time filter. The resistors for each of
the filter sections are on-chip while the capacitors are external
on the C1 to C3 pins. To meet the specified full-scale settling
on the part, low dielectric absorption capacitors (NPO) are
required. Suitable values for these capacitors are C1 = C2 =
0.01
F, and C3 = 0.0033 F.
The digital interface on the AD421 consists of just three wires:
DATA, CLOCK and LATCH. The interface connects directly
to the serial ports of commonly-used microcontrollers without
the need for any external glue logic. Data is loaded into an input
shift register on the rising edge of the CLOCK signal and is
transferred to the DAC latch on the rising edge of the LATCH
signal.
Reduce Power Load on External FET
Figure 12 shows a circuit where an external NPN transistor is
added to reduce the power loading on the FET. The FET will
supply the VCC and an external high voltage NPN bipolar tran-
sistor can carry the BOOST current. The BOOST pin sinks the
necessary current from the loop so that the current flowing into
BOOST plus the current flowing into COM is equal to the
programmed loop current. The external NPN transistor reduces
the external power load that the FET has to carry to less than
750
A if no other components share the V
CC line and to less
than 4 mA in applications that share the same VCC line as the
AD421.
1.21V
112.5k
134k
75k
121k
VCC
LV
2.2 F
COM
VCC TO EXTERNAL
CIRCUITRY
DN25D
DRIVE
COMP
0.01 F
1k
1000pF
LOOP(+)
BANDGAP
REFERENCE
AD421
BC639/BC337
BOOST
40
80k
LOOP RTN
LOOP(–)
Figure 12. External NPN Transistor Reduces Power Load
on FET
Smart Transmitter
The AD421 is intended for use in 4 mA to 20 mA smart trans-
mitters. A smart transmitter is a system that incorporates a
microprocessor system which is used for linearization and
communication. Figure 13 shows a block diagram of a typical
smart transmitter. In this example, the transmitter does not have
any digital communication capabilities.
4mA TO 20mA
MEASUREMENT
CIRCUIT
MICRO-
PROCESSOR
D/A
CONVERTER
A/D
CONVERTER
MEMORY
SENSORS
Figure 13. Typical Smart Transmitter
Figure 14 shows a typical smart transmitter application circuit
using the AD421.
The sensor voltage to be measured at the transmitter is con-
verted using a high resolution sigma-delta converter such as
the AD7714 or AD7715. These devices have an on-board PGA
which can provide gains on the analog front end from 1 to 128.
This allows for an analog input range as low as 10 mV which
allows the transducer to be connected directly to the ADC. The
AD7714/AD7715 have digital calibration techniques which are
used to eliminate gain and offset errors. In addition, back-
ground calibration techniques are provided whereby the part
continually calibrates itself and the user does not have to
worry about issuing periodic calibration commands to remove
effects of time and temperature drift.
In normal operation the microprocessor reads the data from the
AD7714/AD7715. After the data is processed by the micro-
controller, the data is transferred from the serial port of the
processor to the AD421 for transmission over the 4 to 20 mA
loop back to the control center.
The AD421 regulates the loop voltage to create power for the
rest of the transmitter circuitry. In Figure 14, the derived VCC
voltage is 3.3 V which is achieved by connecting the LV pin to
VCC through 0.01
F. REF OUT2 provides the reference volt-
age for the AD421 itself while REF OUT1 provides the refer-
ence voltage for the AD7714 /AD7715.
相关PDF资料
PDF描述
VI-JW1-MZ-F3 CONVERTER MOD DC/DC 12V 25W
AD7541AJNZ IC DAC 12BIT MULT MONO 18-DIP
VI-BVV-MY-F4 CONVERTER MOD DC/DC 5.8V 50W
VI-BVV-MY-F3 CONVERTER MOD DC/DC 5.8V 50W
VI-BVX-MY-F4 CONVERTER MOD DC/DC 5.2V 50W
相关代理商/技术参数
参数描述
AD421BR 功能描述:IC DAC SRL 16BIT 16-SOIC RoHS:否 类别:集成电路 (IC) >> 数据采集 - 数模转换器 系列:- 产品培训模块:Data Converter Fundamentals DAC Architectures 标准包装:750 系列:- 设置时间:7µs 位数:16 数据接口:并联 转换器数目:1 电压电源:双 ± 功率耗散(最大):100mW 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:28-LCC(J 形引线) 供应商设备封装:28-PLCC(11.51x11.51) 包装:带卷 (TR) 输出数目和类型:1 电压,单极;1 电压,双极 采样率(每秒):143k
AD421BRRL 功能描述:IC DAC SNGL 16BIT 16-SOIC T/R RoHS:否 类别:集成电路 (IC) >> 数据采集 - 数模转换器 系列:- 标准包装:2,400 系列:- 设置时间:- 位数:18 数据接口:串行 转换器数目:3 电压电源:模拟和数字 功率耗散(最大):- 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:36-TFBGA 供应商设备封装:36-TFBGA 包装:带卷 (TR) 输出数目和类型:* 采样率(每秒):*
AD421BRRL7 功能描述:IC DAC SNGL 16BIT 16-SOIC T/R RoHS:否 类别:集成电路 (IC) >> 数据采集 - 数模转换器 系列:- 标准包装:47 系列:- 设置时间:2µs 位数:14 数据接口:并联 转换器数目:1 电压电源:单电源 功率耗散(最大):55µW 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:28-SSOP(0.209",5.30mm 宽) 供应商设备封装:28-SSOP 包装:管件 输出数目和类型:1 电流,单极;1 电流,双极 采样率(每秒):*
AD421BRURL 制造商:未知厂家 制造商全称:未知厂家 功能描述:16-Bit Digital-to-Analog Converter
AD421BRZ 功能描述:IC DAC SRL 16BIT 16-SOIC RoHS:是 类别:集成电路 (IC) >> 数据采集 - 数模转换器 系列:- 产品培训模块:Data Converter Fundamentals DAC Architectures 标准包装:750 系列:- 设置时间:7µs 位数:16 数据接口:并联 转换器数目:1 电压电源:双 ± 功率耗散(最大):100mW 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:28-LCC(J 形引线) 供应商设备封装:28-PLCC(11.51x11.51) 包装:带卷 (TR) 输出数目和类型:1 电压,单极;1 电压,双极 采样率(每秒):143k