参数资料
型号: AD712AQ
厂商: Analog Devices Inc
文件页数: 3/20页
文件大小: 0K
描述: IC OPAMP BIFET DUAL PREC 8CDIP
标准包装: 48
放大器类型: J-FET
电路数: 2
转换速率: 20 V/µs
-3db带宽: 4MHz
电流 - 输入偏压: 25pA
电压 - 输入偏移: 300µV
电流 - 电源: 5mA
电流 - 输出 / 通道: 25mA
电压 - 电源,单路/双路(±): 9 V ~ 36 V,±4.5 V ~ 20 V
工作温度: -40°C ~ 85°C
安装类型: 通孔
封装/外壳: 8-CDIP(0.300",7.62mm)
供应商设备封装: 8-CERDIP
包装: 管件
产品目录页面: 766 (CN2011-ZH PDF)
AD712
Rev. H | Page 11 of 20
)
SETTLING TIME
OPTIMIZING SETTLING TIME
Most bipolar high speed DACs have current outputs; therefore,
for most applications, an external op amp is required for a current-
to-voltage conversion. The settling time of the converter/op amp
combination depends on the settling time of the DAC and output
amplifier. A good approximation is
() (
2
AMP
t
DAC
t
Total
t
S
+
=
The settling time of an op amp DAC buffer varies with the noise
gain of the circuit, the DAC output capacitance, and the amount
of external compensation capacitance across the DAC output
scaling resistor.
Settling time for a bipolar DAC is typically 100 ns to 500 ns.
Previously, conventional op amps have required much longer
settling times than have typical state-of-the-art DACs; therefore,
the amplifier settling time has been the major limitation to a high
speed, voltage output, digital-to-analog function. The introduction
of the AD71x family of op amps with their 1 μs (to ±0.01% of
final value) settling time permits the full high speed capabilities
of most modern DACs to be realized.
In addition to a significant improvement in settling time, the
low offset voltage, low offset voltage drift, and high open-loop
gain of the AD71x family assure 12-bit accuracy over the full
operating temperature range.
The excellent high speed performance of the AD712 is shown in
the oscilloscope photos in Figure 29 and Figure 30. Measurements
were taken using a low input capacitance amplifier connected
directly to the summing junction of the AD712, and both figures
show a worst-case situation: full-scale input transition. The 4 kΩ
[10 kΩ||8 kΩ = 4.4 kΩ] output impedance of the DAC, together
with a 10 kΩ feedback resistor, produce an op amp noise gain of
3.25. The current output from the DAC produces a 10 V step at
the op amp output (0 to 10 V shown in Figure 29, and 10 V to
0 V shown in Figure 30).
Therefore, with an ideal op amp, settling to ±1/2 LSB (±0.01%)
requires that 375 μV or less appears at the summing junction.
This means that the error between the input and output (that
voltage which appears at the AD712 summing junction) must
be less than 375 μV. As shown in Figure 29, the total settling
time for the AD712/AD565A combination is 1.2 microseconds.
0V
–10V
OUTPUT
5V
1mV
SUMMING
JUNCTION
100
10
0%
90
500ns
0
08
23
-03
0
Figure 29. Settling Characteristics for AD712 with AD565A,
Full-Scale Negative Transition
0V
–10V
OUTPUT
5V
1mV
SUMMING
JUNCTION
100
10
0%
90
500ns
00
82
3-
03
1
Figure 30. Settling Characteristics for AD712 with AD565A,
Full-Scale Positive Transition
+15V
0.1F
10pF
OUTPUT
–10V TO +10V
AD565A
–15V
IREF
BIPOLAR
OFFSET ADJUST
IO
0.1F
R1
100
R2
100
GAIN
ADJUST
REF
IN
REF
GND
–VEE
0.1F
POWER
GND
MSB
LSB
8k
5k
5k
10V
19.95k
0.5mA
DAC
OUT
10V
SPAN
20V
SPAN
VCC
REF
OUT
BIPOLAR
OFF
9.95k
+
8
4
1/2
AD712
DAC
IOUT = 4 ×
IREF × CODE
20k
+
0
08
23
-02
9
Figure 31. ±10 V Voltage Output Bipolar DAC
相关PDF资料
PDF描述
RMCF0603JT2K20 RES 2.2K OHM 1/10W 5% 0603 SMD
AD827JNZ IC OPAMP GP 50MHZ DUAL LP 8DIP
AD797BRZ IC OPAMP GP 110MHZ ULDIST 8SOIC
TMM-112-01-T-S CONN HEADER 12POS SNGL 2MM T/H
TMM-111-01-T-S-SM CONN HEADER 11POS SNGL 2MM SMD
相关代理商/技术参数
参数描述
AD712AQ/+ 制造商:Analog Devices 功能描述:
AD712BA/+ 制造商:Analog Devices 功能描述:
AD712BH 制造商:Rochester Electronics LLC 功能描述:- Bulk
AD712BQ 制造商:Rochester Electronics LLC 功能描述:
AD712CH 制造商:Analog Devices 功能描述: