参数资料
型号: AD7224KR-18
厂商: Analog Devices Inc
文件页数: 6/8页
文件大小: 0K
描述: IC DAC 8BIT W/AMP 18-SOIC
产品培训模块: Data Converter Fundamentals
DAC Architectures
标准包装: 41
设置时间: 7µs
位数: 8
数据接口: 并联
转换器数目: 1
电压电源: 双 ±
功率耗散(最大): 75mW
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 18-SOIC(0.295",7.50mm 宽)
供应商设备封装: 18-SOIC
包装: 管件
输出数目和类型: 1 电压,单极;1 电压,双极
采样率(每秒): 143k
AD7224
REV. B
–6–
Table I. AD7224 Truth Table
RESET
LDAC
WR
CS
Function
H
L
Both Registers are Transparent
H
X
H
X
Both Registers are Latched
H
X
H
Both Registers are Latched
H
L
Input Register Transparent
HH
g
L
Input Register Latched
H
L
H
DAC Register Transparent
HL
g
H
DAC Register Latched
L
X
Both Registers Loaded
With All Zeros
g
H
Both Register Latched With All Zeros
and Output Remains at Zero
g
L
Both Registers are Transparent and
Output Follows Input Data
H = High State, L = Low State, X = Don’t Care.
All control inputs are level triggered.
The contents of both registers are reset by a low level on the
RESET
line. With both registers transparent, the RESET line
functions like a zero override with the output brought to 0 V for
the duration of the RESET pulse. If both registers are latched, a
“LOW” pulse on RESET will latch all 0s into the registers and
the output remains at 0 V after the RESET line has returned
“HIGH”. The RESET line can be used to ensure power-up to
0 V on the AD7224 output and is also useful, when used as a
zero override, in system calibration cycles. Figure 3 shows the
input control logic for the AD7224.
INPUT DATA
LDAC
WR
CS
RESET
DAC
REGISTER
INPUT
REGISTER
Figure 3. Input Control Logic
t2
t1
t2
t1
t4
t3
t4
DATA
VALID
t5
t6
DATA
IN
CS
WR
LDAC
NOTES:
1. ALL INPUT SIGNAL RISE AND FALL TIMES MEASURED FROM 10% TO 90% OF V
DD .
tr = tf = 20ns OVER VDD RANGE
2. TIMING MEASUREMENT REFERENCE LEVEL IS
V
INH + VINL
2
Figure 4. Write Cycle Timing Diagram
SPECIFICATION RANGES
For the DAC to maintain specified accuracy, the reference volt-
age must be at least 4 V below the VDD power supply voltage.
This voltage differential is required for correct generation of bias
voltages for the DAC switches.
With dual supply operation, the AD7224 has an extended VDD
range from +12 V
± 5% to +15 V ± 10% (i.e., from +11.4 V to
+16.5 V). Operation is also specified for a single VDD power
supply of +15 V
± 5%.
Performance is specified over a wide range of reference voltages
from 2 V to (VDD – 4 V) with dual supplies. This allows a range
of standard reference generators to be used such as the AD580,
a +2.5 V bandgap reference and the AD584, a precision +10 V
reference. Note that in order to achieve an output voltage range
of 0 V to +10 V, a nominal +15 V
± 5% power supply voltage is
required by the AD7224.
GROUND MANAGEMENT
AC or transient voltages between AGND and DGND can cause
noise at the analog output. This is especially true in micropro-
cessor systems where digital noise is prevalent. The simplest
method of ensuring that voltages at AGND and DGND are
equal is to tie AGND and DGND together at the AD7224. In
more complex systems where the AGND and DGND intertie is
on the backplane, it is recommended that two diodes be con-
nected in inverse parallel between the AD7224 AGND and
DGND pins (IN914 or equivalent).
Applying the AD7224
UNIPOLAR OUTPUT OPERATION
This is the basic mode of operation for the AD7224, with the
output voltage having the same positive polarity as VREF. The
AD7224 can be operated single supply (VSS = AGND) or with
positive/negative supplies (see op-amp section which outlines
the advantages of having negative VSS). Connections for the uni-
polar output operation are shown in Figure 5. The voltage at
VREF must never be negative with respect to DGND. Failure to
observe this precaution may cause parasitic transistor action and
possible device destruction. The code table for unipolar output
operation is shown in Table II.
DAC
DB7
DB0
3
V
DD
V
REF
CS
WR
LDAC
RESET
V
SS
AGND
DGND
AD7224
V
OUT
DATA
(8-BIT)
Figure 5. Unipolar Output Circuit
Table III. Unipolar Code Table
DAC Register Contents
MSB
LSB
Analog Output
1 1 1 1
+V
REF
255
256
1 0 0 0
0 0 0 1
+V
REF
129
256
1 0 0 0
0 0 0 0
+V
REF
128
256
=+
V REF
2
0 1 1 1
1 1 1 1
+V
REF
127
256
0 0 0 0
0 0 0 1
+V
REF
1
256
0 0 0 0
0 V
Note: 1 LSB
= V
REF
() 28
()=V
REF
1
256
相关PDF资料
PDF描述
VE-260-MW-B1 CONVERTER MOD DC/DC 5V 100W
VE-25H-MW-B1 CONVERTER MOD DC/DC 52V 100W
AD7945ARS-B IC DAC 12BIT MULT PARALL 20-SSOP
AD7943BRS IC DAC 12BIT MULT SRL 20-SSOP
AD7943ARS-B IC DAC 12BIT MULT SRL 20-SSOP
相关代理商/技术参数
参数描述
AD7224KR-18-MOOG 制造商:Analog Devices 功能描述:
AD7224KR18REEL 制造商:ANALOG DEVICE 功能描述:DAC 1-CH 18 PIN SOIC
AD7224KR-18REEL 制造商:Analog Devices 功能描述:DAC 1-CH R-2R 8-bit 18-Pin SOIC W T/R
ad7224kr-1reel 制造商:Analog Devices 功能描述:DAC 1CH R-2R 8BIT 20SOIC W - Tape and Reel 制造商:Rochester Electronics LLC 功能描述:- Tape and Reel
AD7224KRZ-1 功能描述:IC DAC 8BIT W/AMP 20-SOIC RoHS:是 类别:集成电路 (IC) >> 数据采集 - 数模转换器 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:50 系列:- 设置时间:4µs 位数:12 数据接口:串行 转换器数目:2 电压电源:单电源 功率耗散(最大):- 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:8-TSSOP,8-MSOP(0.118",3.00mm 宽) 供应商设备封装:8-uMAX 包装:管件 输出数目和类型:2 电压,单极 采样率(每秒):* 产品目录页面:1398 (CN2011-ZH PDF)