参数资料
型号: AD73360ASUZ
厂商: Analog Devices Inc
文件页数: 26/35页
文件大小: 0K
描述: IC ANALOG FRONT END 6CH 44-TQFP
标准包装: 1
位数: 16
通道数: 6
功率(瓦特): 80mW
电压 - 电源,模拟: 2.7 V ~ 3.3 V
电压 - 电源,数字: 2.7 V ~ 3.3 V
封装/外壳: 44-TQFP
供应商设备封装: 44-TQFP(10x10)
包装: 托盘
REV. A
AD73360
–32–
APPENDIX D
Configuring a Cascade of Two AD73360s to Operate in Mixed
Mode
This section describes a typical sequence of control words that
would be sent to a cascade of two AD73360s to configure them
for operation in Mixed Mode. It is not intended to be a defini-
tive initialization sequence, but will show users the typical input/
output events that occur in the programming and operation
phases
1. This description panel refers to Figure 35.
In Step 1, we have the first output sample event following device
reset. The SDOFS signal is raised on both devices simulta-
neously, which prepares the DSP Rx register to accept the ADC
word from Device 2 while SDOFS from Device 1 becomes an
SDIFS to Device 2. The cascade is configured as nonFSLB,
which means that the DSP has control over what is transmitted
to the cascade. The DSP will receive an invalid ADC word from
Device 2 and simultaneously Device 2 is receiving an invalid
ADC word from Device 1. As both AD73360s are in Program
Mode there is only one output event per sample period. The
DSP can now send a control word to the AD73360s.
In Step 2, the DSP has finished transmitting the control word to
Device 1. Device 1 recognizes that this word is not intended for
it so it will decrement the address field and generate and SDOFS
and proceed to transmit the control word to the next device in
the chain. At this point the DSP should transmit a control word
for Device 1. This will ensure that both devices receive, and act
upon, the control words at the same time.
Step 3 shows completion of the first series of control word writes.
The DSP has now received an ADC word from Device 2 and
each device has received a control word that addresses Control
Register B and sets the SCLK and Sample Rate. When pro-
gramming a cascade of AD73360s in NonFSLB it is important
to ensure that control words which affect the operation of the
serial port are received by all devices simultaneously.
In Step 4, another sample interval has occurred and the
SDOFS on both devices are raised. Device 2 sends an ADC
result to the DSP and Device 1 sends an ADC result to Device
2. The remaining time before the next sample interval can be
used to program more registers in the AD73360s. Care must be
taken that the subsequent writes do not overlap the next sample
interval to avoid corrupting the data. The control words are
written as Device 2, Device 1, Device 2, etc.
Step 5 shows the DSP starting to program the ADC Control
Register to select channel gains, operating modes etc. In this
case the first write operation programs Control Register D to
power up ADC channels 1 and 2 with gains of 0 dBs. This step
can be repeated until all the registers have been programmed.
The devices should be programmed in the order Device 2,
Device 1, Device 2, etc.
In Step 6, the DSP transmits a control word for Device 2. This
control word set the Device count to 2 and instructs the AD73360
to go into Mixed Mode. When Device 1 receives this control
word it will decrement the address field and generate an SDOFS
to pass it on to Device 2.
In Step 7, the DSP transmits a control word for Device 1. This
should happen as Device 1 is transmitting the control word for
Device 2 to ensure that both device change into Mixed Mode at
the same time.
In Step 8, we begin receiving the first valid ADC words from
the cascade.
It is assumed that there is sufficient time to transmit all the
required Control Words in the allotted time.
NOTE
1This sequence assumes that the DSP SPORT’s Rx and Tx interrupts are
enabled. It is important to ensure there is no latency (separation) between
control words in a cascade configuration. This is especially the case when
programming Control Register B, as it contains settings for SCLK and
DMCLK rates.
相关PDF资料
PDF描述
MAX9026EBT+T IC COMPARATOR BTR 6-UCSP
V300C2M50BL2 CONVERTER MOD DC/DC 2V 50W
AD9920ABBCZ IC PROCESSOR CCD 12BIT 105CSPBGA
AD73322LARUZ IC PROCESSOR FRONTEND DL 28TSSOP
V300C2M50BL CONVERTER MOD DC/DC 2V 50W
相关代理商/技术参数
参数描述
AD73360ASUZ-REEL 功能描述:IC ANALOG FRONT END 6CH 44-TQFP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模拟前端 (AFE) 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:- 位数:- 通道数:2 功率(瓦特):- 电压 - 电源,模拟:3 V ~ 3.6 V 电压 - 电源,数字:3 V ~ 3.6 V 封装/外壳:32-VFQFN 裸露焊盘 供应商设备封装:32-QFN(5x5) 包装:带卷 (TR)
AD73360EZEVAL 制造商:AD 功能描述:73360 ANALOG DEVICE S7L3A
AD73360EZ-EVAL 制造商:AD 功能描述:73360 ANALOG DEVICE S7L3A
AD73360L 制造商:AD 制造商全称:Analog Devices 功能描述:Six-Input Channel Analog Front End
AD73360LAR 制造商:Analog Devices 功能描述:AFE General Purpose 6ADC 16-Bit 3.3V 28-Pin SOIC W 制造商:Analog Devices 功能描述:IC 16-BIT ADC