参数资料
型号: AD7730LBRU
厂商: Analog Devices Inc
文件页数: 15/53页
文件大小: 0K
描述: IC ADC TRANSDUCER BRIDGE 24TSSOP
标准包装: 1
位数: 24
通道数: 1
功率(瓦特): 125mW
电压 - 电源,模拟: 4.75 V ~ 5.25 V
电压 - 电源,数字: 2.7 V ~ 5.25 V
封装/外壳: 24-TSSOP(0.173",4.40mm 宽)
供应商设备封装: 24-TSSOP
包装: 管件
配用: EVAL-AD7730LEBZ-ND - BOARD EVALUATION FOR AD7730
EVAL-AD7730EBZ-ND - BOARD EVAL FOR AD7730
AD7730/AD7730L
–22–
CALIBRATION OPERATION SUMMARY
The AD7730 contains a number of calibration options as outlined previously. Table XVII summarizes the calibration types, the
operations involved and the duration of the operations. There are two methods of determining the end of calibration. The first is to
monitor the hardware
RDY pin using either interrupt-driven or polling routines. The second method is to do a software poll of the
RDY bit in the Status Register. This can be achieved by setting up the part for continuous reads of the Status Register once a calibra-
tion has been initiated. The
RDY pin and RDY bit go high on initiating a calibration and return low at the end of the calibration
routine. At this time, the MD2, MD1, MD0 bits of the Mode Register have returned to 0, 0, 0. The FAST and SKIP bits are treated
as 0 for the calibration sequence so the full filter is always used for the calibration routines. See Calibration section for full detail.
Table XVII. Calibration Operations
MD2, MD1,
Duration to
RDY
Duration to
RDY
Calibration Type
MD0
Low (CHP = 1)
Low (CHP = 0)
Calibration Sequence
Internal Zero-Scale
1, 0, 0
22
× 1/Output Rate
24
× 1/Output Rate
Calibration on internal shorted input with PGA set for
selected input range. The ac bit is ignored for this calibra-
tion sequence. The sequence is performed with dc excitation.
The Offset Calibration Register for the selected channel is
updated at the end of this calibration sequence. For full self-
calibration, this calibration should be preceded by an Internal
Full-Scale calibration. For applications which require an
Internal Zero-Scale and System Full-Scale calibration, this
Internal Zero-Scale calibration should be performed first.
Internal Full-Scale
1, 0, 1
44
× 1/Output Rate
48
× 1/Output Rate
Calibration on internally-generated input full-scale with
PGA set for selected input range. The ac bit is ignored for
this calibration sequence. The sequence is performed with
dc excitation. The Gain Calibration Register for the
selected channel is updated at the end of this calibration
sequence. It is recommended that internal full-scale
calibrations are performed on the 80 mV range, regardless
of the subsequent operating range, to optimize the post-
calibration gain error. This calibration should be followed
by either an Internal Zero-Scale or System Zero-Scale
calibration. This zero-scale calibration should be
performed at the operating input range.
System Zero-Scale
1, 1, 0
22
× 1/Output Rate
24
× 1/Output Rate
Calibration on externally applied input voltage with PGA
set for selected input range. The input applied is assumed
to be the zero scale of the system. If ac = 1, the system
continues to use ac excitation for the duration of the
calibration. For full system calibration, this System Zero-
Scale calibration should be performed first. For applications
which require a System Zero-Scale and Internal Full-Scale
calibration, this calibration should be preceded by the
Internal Full-Scale calibration. The Offset Calibration
Register for the selected channel is updated at the end of
this calibration sequence.
System Full-Scale
1, 1, 1
22
× 1/Output Rate
24
× 1/Output Rate
Calibration on externally-applied input voltage with PGA
set for selected input range. The input applied is assumed
to be the full-scale of the system. If ac = 1, the system
continues to use ac excitation for the duration of the
calibration. This calibration should be preceded by a
System Zero-Scale or Internal Zero-Scale calibration. The
Gain Calibration Register for the selected channel is
updated at the end of this calibration sequence.
REV. B
相关PDF资料
PDF描述
AD7730LBR IC ADC TRANSDUCER BRIDGE 24SOIC
AD7730BR-REEL7 IC ADC TRANSDUCER BRIDGE 24-SOIC
AD7730BRU-REEL7 IC ADC TRANSDUCER BRIDGE 24TSSOP
AD7730BRU-REEL IC ADC TRANSDUCER BRIDGE 24TSSOP
AD7730BR-REEL IC ADC TRANSDUCER BRIDGE 24-SOIC
相关代理商/技术参数
参数描述
AD7730LBRU-REEL 功能描述:IC ADC TRANSDUCER BRIDGE 24TSSOP RoHS:否 类别:集成电路 (IC) >> 数据采集 - 模拟前端 (AFE) 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:- 位数:- 通道数:2 功率(瓦特):- 电压 - 电源,模拟:3 V ~ 3.6 V 电压 - 电源,数字:3 V ~ 3.6 V 封装/外壳:32-VFQFN 裸露焊盘 供应商设备封装:32-QFN(5x5) 包装:带卷 (TR)
AD7730LBRU-REEL7 功能描述:IC ADC TRANSDUCER BRIDGE 24TSSOP RoHS:否 类别:集成电路 (IC) >> 数据采集 - 模拟前端 (AFE) 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:- 位数:- 通道数:2 功率(瓦特):- 电压 - 电源,模拟:3 V ~ 3.6 V 电压 - 电源,数字:3 V ~ 3.6 V 封装/外壳:32-VFQFN 裸露焊盘 供应商设备封装:32-QFN(5x5) 包装:带卷 (TR)
AD7730LBRUZ 功能描述:IC ADC TRANSDUCER BRIDGE 24TSSOP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模拟前端 (AFE) 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:- 位数:- 通道数:2 功率(瓦特):- 电压 - 电源,模拟:3 V ~ 3.6 V 电压 - 电源,数字:3 V ~ 3.6 V 封装/外壳:32-VFQFN 裸露焊盘 供应商设备封装:32-QFN(5x5) 包装:带卷 (TR)
AD7730LBRUZ-REEL 功能描述:IC ADC TRANSDUCER BRIDGE 24TSSOP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模拟前端 (AFE) 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:- 位数:- 通道数:2 功率(瓦特):- 电压 - 电源,模拟:3 V ~ 3.6 V 电压 - 电源,数字:3 V ~ 3.6 V 封装/外壳:32-VFQFN 裸露焊盘 供应商设备封装:32-QFN(5x5) 包装:带卷 (TR)
AD7730LBRUZ-REEL7 功能描述:IC ADC TRANSDUCER BRIDGE 24TSSOP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模拟前端 (AFE) 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:- 位数:- 通道数:2 功率(瓦特):- 电压 - 电源,模拟:3 V ~ 3.6 V 电压 - 电源,数字:3 V ~ 3.6 V 封装/外壳:32-VFQFN 裸露焊盘 供应商设备封装:32-QFN(5x5) 包装:带卷 (TR)