参数资料
型号: AD8325ARU
厂商: ANALOG DEVICES INC
元件分类: 模拟信号调理
英文描述: 5 V CATV Line Driver Fine Step Output Power Control
中文描述: SPECIALTY ANALOG CIRCUIT, PDSO28
封装: TSSOP-28
文件页数: 8/16页
文件大小: 304K
代理商: AD8325ARU
REV. 0
AD8325
–8–
Output Bias, Impedance, and Termination
The differential output pins V
OUT+
and V
OUT
are also biased to a
dc level of approximately V
CC
/2. Therefore, the outputs should be
ac-coupled before being applied to the load. This is accomplished
with a 1:1 transformer as seen in the typical applications circuit
of Figure 6. The transformer also converts the output signal
from differential to single-ended, while maintaining a proper
impedance match to the line. The differential output impedance
of the AD8325 is internally maintained at 75
, regardless of
whether the amplifier is in transmit enable mode (TXEN = 1)
or transmit disable mode (TXEN = 0). If the output signal is
being evaluated on standard 50
test equipment, a 75
to 50
pad must be used to provide the test circuit with the correct
impedance match.
Power Supply Decoupling, Grounding, and Layout
Considerations
Careful attention to printed circuit board layout details will
prevent problems due to associated board parasitics. Proper RF
design techniques are mandatory. The 5 V supply power should be
delivered to each of the V
CC
pins via a low impedance power bus
to ensure that each pin is at the same potential. The power bus
should be decoupled to ground with a 10
μ
F tantalum capacitor
located in close proximity to the AD8325. In addition to the
10
μ
F capacitor, each V
CC
pin should be individually decoupled to
ground with a 0.1
μ
F ceramic chip capacitor located as close to
the pin as possible. The pin labeled BYP (Pin 21) should also be
decoupled with a 0.1
μ
F capacitor. The PCB should have a low-
impedance ground plane covering all unused portions of the
component side of the board, except in the area of the input and
output traces (see Figure 10). It is important that all of the
AD8325
s ground pins are connected to the ground plane to
ensure proper grounding of all internal nodes. The differential
input and output traces should be kept as short and symmetrical
as possible. In addition, the input and output traces should be
kept far apart in order to minimize coupling (crosstalk) through
the board. Following these guidelines will improve the overall
performance of the AD8325 in all applications.
Initial Power-Up
When the 5 V supply is first applied to the V
CC
pins of the
AD8325, the gain setting of the amplifier is indeterminate.
Therefore, as power is first applied to the amplifier, the TXEN
pin should be held low (Logic 0) thus preventing forward signal
transmission. After power has been applied to the amplifier, the
gain can be set to the desired level by following the procedure in
the SPI Programming and Gain Adjustment section. The TXEN
pin can then be brought from Logic 0 to 1, enabling forward
signal transmission at the desired gain level.
Between Burst Operation
The asynchronous TXEN pin is used to place the AD8325 into
Between Burst
mode while maintaining a differential output
impedance of 75
. Applying a Logic 0 to the TXEN pin acti-
vates the on-chip reverse amplifier, providing a 74% reduction
in consumed power. The supply current is reduced from approxi-
mately 133 mA to approximately 35 mA. In this mode of
operation, between burst noise is minimized and the amplifier
can no longer transmit in the upstream direction. In addition to
the TXEN pin, the AD8325 also incorporates an asynchronous
SLEEP
pin, which may be used to place the amplifier in a high
output impedance state and further reduce the supply current to
approximately 4 mA. Applying a Logic 0 to the
SLEEP
pin
places the amplifier into
SLEEP
mode. Transitioning into or
out of
SLEEP
mode will result in a transient voltage at the output
of the amplifier. Therefore, use only the TXEN pin for DOCSIS
compliant
Between Burst
operation.
DATEN
SDATA
CLK
GND1
V
CC
TXEN
SLEEP
GND2
V
CC1
V
CC2
GND3
GND4
GND5
OUT
GND11
V
CC6
V
IN
V
IN+
GND10
V
CC5
GND9
BYP
V
CC4
V
CC3
GND8
GND7
GND6
OUT+
AD8325 TSSOP
5V
TXEN
SLEEP
DATEN
SDATA
CLK
10 F
25V
0.1 F
0.1 F
0.1 F
TOKO 617DB-A0070
TO DIPLEXER Z
IN
= 75
0.1 F
0.1 F
0.1 F
0.1 F
0.1 F
0.1 F
0.1 F
165
V
IN
V
IN+
Z
IN
= 150
Figure 6. Typical Applications Circuit
相关PDF资料
PDF描述
AD8325ARU-REEL 5 V CATV Line Driver Fine Step Output Power Control
AD8325-EVAL 5 V CATV Line Driver Fine Step Output Power Control
AD8325 Fast Switching Digitally Controlled Variable Gain Amplifier(快速转换数字控制的可变增益放大器)
AD8326ARE-EVAL ER 4C 4#0 PIN RECP
AD8326ARE-REEL High Output Power Programmable CATV Line Driver
相关代理商/技术参数
参数描述
AD8325ARU-REEL 制造商:AD 制造商全称:Analog Devices 功能描述:5 V CATV Line Driver Fine Step Output Power Control
AD8325ARUZ 功能描述:IC LN DVR CATV FINE-STEP 28TSSOP RoHS:是 类别:集成电路 (IC) >> 线性 - 视频处理 系列:- 标准包装:250 系列:- 类型:电平移位器 应用:LCD 电视机/监控器 安装类型:表面贴装 封装/外壳:28-WFQFN 裸露焊盘 供应商设备封装:28-WQFN(4x4)裸露焊盘 包装:带卷 (TR) 其它名称:296-32523-2TPS65198RUYT-ND
AD8325ARUZ-REEL 功能描述:IC LN DVR CATV FINE-STEP 28TSSOP RoHS:是 类别:集成电路 (IC) >> 线性 - 视频处理 系列:- 产品变化通告:Product Discontinuation 07/Mar/2011 标准包装:3,000 系列:OMNITUNE™ 类型:调谐器 应用:移动电话,手机,视频显示器 安装类型:表面贴装 封装/外壳:65-WFBGA 供应商设备封装:PG-WFSGA-65 包装:带卷 (TR) 其它名称:SP000365064
AD8325-EVAL 制造商:Analog Devices 功能描述:Evaluation Board For 5 V CATV Line Driver Fine Step Output Power Control 制造商:Analog Devices 功能描述:EVAL BD 5 V CATV LINE DRVR FINE STEP OUTPUT PWR CONTROL - Bulk 制造商:Analog Devices 功能描述:EVAL CARD ((NS))
AD8326 制造商:AD 制造商全称:Analog Devices 功能描述:High Output Power Programmable CATV Line Driver