参数资料
型号: AM29LV065DU35EFN
厂商: Advanced Micro Devices, Inc.
英文描述: 64 Megabit (8 M x 8-Bit) CMOS 3.0 Volt-only Uniform Sector Flash Memory with VersatileIOTM Control
中文描述: 64兆位(8米× 8位)的CMOS 3.0伏特,只有统一部门闪光控制记忆与VersatileIOTM
文件页数: 27/54页
文件大小: 613K
代理商: AM29LV065DU35EFN
February 16, 2006
Am29LV065D
27
Chip Erase Command Sequence
Chip erase is a six bus cycle operation. The chip erase
command sequence is initiated by writing two unlock
cycles, followed by a set-up command. Two additional
unlock write cycles are then followed by the chip erase
command, which in turn invokes the Embedded Erase
algorithm. The device does
not
require the system to
preprogram prior to erase. The Embedded Erase algo-
rithm automatically preprograms and verifies the entire
memory for an all zero data pattern prior to electrical
erase. The system is not required to provide any con-
trols or timings during these operations.
Table 10
shows the address and data requirements for the chip
erase command sequence.
When the Embedded Erase algorithm is complete, the
device returns to the read mode and addresses are no
longer latched. The system can determine the status
of the erase operation by using DQ7, DQ6, DQ2, or
RY/BY#. Refer to the Write Operation Status section
for information on these status bits.
Any commands written during the chip erase operation
are ignored. However, note that a
hardware reset
im-
mediately terminates the erase operation. The SecSi
Sector, autoselect, and CFI functions are unavailable
when an erase operation is in progress. If that occurs,
the chip erase command sequence should be reiniti-
ated once the device has returned to reading array
data, to ensure data integrity.
Figure 5
illustrates the algorithm for the erase opera-
tion. Refer to the Erase and Program Operations ta-
bles in the AC Characteristics section for parameters,
and
Figure 18
section for timing diagrams.
Sector Erase Command Sequence
Sector erase is a six bus cycle operation. The sector
erase command sequence is initiated by writing two
unlock cycles, followed by a set-up command. Two ad-
ditional unlock cycles are written, and are then fol-
lowed by the address of the sector to be erased, and
the sector erase command.
Table 10
shows the ad-
dress and data requirements for the sector erase com-
mand sequence.
The device does
not
require the system to preprogram
prior to erase. The Embedded Erase algorithm auto-
matically programs and verifies the entire memory for
an all zero data pattern prior to electrical erase. The
system is not required to provide any controls or tim-
ings during these operations.
After the command sequence is written, a sector erase
time-out of 50 μs occurs. During the time-out period,
additional sector addresses and sector erase com-
mands may be written. Loading the sector erase buffer
may be done in any sequence, and the number of sec-
tors may be from one sector to all sectors. The time
between these additional cycles must be less than 50
μs, otherwise erasure may begin. Any sector erase ad-
dress and command following the exceeded time-out
may or may not be accepted. It is recommended that
processor interrupts be disabled during this time to en-
sure all commands are accepted. The interrupts can
be re-enabled after the last Sector Erase command is
written.
Any command other than Sector Erase or
Erase Suspend during the time-out period resets
the device to the read mode.
The system must re-
write the command sequence and any additional ad-
dresses and commands.
The system can monitor DQ3 to determine if the sec-
tor erase timer has timed out (See the section on DQ3:
Sector Erase Timer.). The time-out begins from the ris-
ing edge of the final WE# pulse in the command
sequence.
When the Embedded Erase algorithm is complete, the
device returns to reading array data and addresses
are no longer latched. Note that while the Embedded
Erase operation is in progress, the system can read
data from the non-erasing sector. The system can de-
termine the status of the erase operation by reading
DQ7, DQ6, DQ2, or RY/BY# in the erasing sector.
Refer to the Write Operation Status section for infor-
mation on these status bits.
Once the sector erase operation has begun, only the
Erase Suspend command is valid. The SecSi Sector,
autoselect, and CFI functions are unavailable when an
erase operation is in progress. All other commands
are ignored. However, note that a
hardware reset
im-
mediately
terminates the erase operation. If that oc-
curs, the sector erase command sequence should be
reinitiated once the device has returned to reading
array data, to ensure data integrity.
Figure 5
illustrates the algorithm for the erase opera-
tion. Refer to the Erase and Program Operations ta-
bles in the AC Characteristics section for parameters,
and
Figure 18
section for timing diagrams.
Erase Suspend/Erase Resume
Commands
The Erase Suspend command, B0h, allows the sys-
tem to interrupt a sector erase operation and then read
data from, or program data to, any sector not selected
for erasure. This command is valid only during the sec-
tor erase operation, including the 50 μs time-out pe-
riod during the sector erase command sequence. The
Erase Suspend command is ignored if written during
the chip erase operation or Embedded Program
algorithm.
When the Erase Suspend command is written during
the sector erase operation, the device requires a max-
imum of 20 μs to suspend the erase operation. How-
ever, when the Erase Suspend command is written
相关PDF资料
PDF描述
AM29LV065DU35EI 64 Megabit (8 M x 8-Bit) CMOS 3.0 Volt-only Uniform Sector Flash Memory with VersatileIOTM Control
AM29LV065DU35EIN 64 Megabit (8 M x 8-Bit) CMOS 3.0 Volt-only Uniform Sector Flash Memory with VersatileIOTM Control
AM29LV065DU35WHF 64 Megabit (8 M x 8-Bit) CMOS 3.0 Volt-only Uniform Sector Flash Memory with VersatileIOTM Control
AM29LV065DU35WHFN 64 Megabit (8 M x 8-Bit) CMOS 3.0 Volt-only Uniform Sector Flash Memory with VersatileIOTM Control
AM29LV065DU35WHI 64 Megabit (8 M x 8-Bit) CMOS 3.0 Volt-only Uniform Sector Flash Memory with VersatileIOTM Control
相关代理商/技术参数
参数描述
AM29LV065DU90REF 制造商:Spansion 功能描述:NOR Flash Parallel 3V/3.3V 64Mbit 8M x 8bit 90ns 48-Pin TSOP 制造商:Spansion 功能描述:IC SM FLASH 3V 64MB
AM29LV065DU90REF 制造商:Spansion 功能描述:FLASH MEMORY IC
AM29LV065DU90REI 制造商:Spansion 功能描述:NOR Flash Parallel 3.3V 64Mbit 8M x 8bit 90ns 48-Pin TSOP 制造商:Spansion 功能描述:IC, FLASH MEM, 64MBIT, 90NS, 48-TSOP, Memory Type:Flash, Memory Size:64Mbit, Mem
AM29LV065DU-90REI 制造商:Advanced Micro Devices 功能描述:NOR Flash, 8M x 8, 48 Pin, Plastic, TSSOP
AM29LV065DU90RWHF 制造商:Spansion 功能描述: