参数资料
型号: APA150-FG256
厂商: Microsemi SoC
文件页数: 93/178页
文件大小: 0K
描述: IC FPGA PROASIC+ 150K 256-FBGA
标准包装: 90
系列: ProASICPLUS
RAM 位总计: 36864
输入/输出数: 186
门数: 150000
电源电压: 2.3 V ~ 2.7 V
安装类型: 表面贴装
工作温度: 0°C ~ 70°C
封装/外壳: 256-LBGA
供应商设备封装: 256-FPBGA(17x17)
ProASICPLUS Flash Family FPGAs
v5.9
2-11
The clock conditioning circuit can advance or delay the
clock up to 8 ns (in increments of 0.25 ns) relative to the
positive edge of the incoming reference clock. The system
also allows for the selection of output frequency clock
phases of 0° and 180°.
Prior to the application of signals to the rib drivers, they
pass through programmable delay units, one per global
network. These units permit the delaying of global
signals relative to other signals to assist in the control of
input set-up times. Not all possible combinations of input
and output modes can be used. The degrees of freedom
available in the bidirectional global pad system and in
the clock conditioning circuit have been restricted. This
avoids unnecessary and unwieldy design kit and software
work.
Notes:
1. FBDLY is a programmable delay line from 0 to 4 ns in 250 ps increments.
2. DLYA and DLYB are programmable delay lines, each with selectable values 0 ps, 250 ps, 500 ps, and 4 ns.
3. OBDIV will also divide the phase-shift since it takes place after the PLL Core.
Figure 2-11 PLL Block – Top-Level View and Detailed PLL Block Diagram
AVDD
AGND
GND
+
-
VDD
External Feedback Signal
GLA
GLB
Dynamic
Configuration Bits
Flash
Configuration Bits
8
27
4
Clock Conditioning
Circuitry
(Top level view)
Global MUX A OUT
Global MUX B OUT
See Figure 2-15
on page 2-15
Input Pins to the PLL
GLB
GLA
÷u
÷v
PLL Core
180°
0
1
6
7
5
4
2
Delay Line 0.0 ns, 0.25 ns,
0.50 ns and 4.00 ns
P+
P-
Clock from Core
(GLINT mode)
CLK
1
0
Deskew
Delay
2.95 ns
1
2
3
Delay Line
0.25 ns to
4.00 ns,
16 steps,
0.25 ns
increments
3
1
2
Delay Line 0.0 ns, 0.25 ns,
0.50 ns and 4.00 ns
Clock from Core
(GLINT mode)
CLKA
EXTFB
XDLYSEL
Bypass Secondary
Bypass Primary
FIVDIV[4:0]
FBDIV[5:0]
FBSEL[1:0]
OAMUX[1:0]
DLYA[1:0]
DLYB[1:0]
OBDIV[1:0]
OBMUX[2:0]
OADIV[1:0]
FBDLY[3:0]
÷n
÷m
Clock Conditioning Circuitry Detailed Block Diagram
相关PDF资料
PDF描述
APA150-FGG256 IC FPGA PROASIC+ 150K 256-FBGA
A3P125-1FGG144T IC FPGA 1KB FLASH 125K 144-FBGA
AGM31DTAD-S189 CONN EDGECARD 62POS R/A .156 SLD
EP1K100QC208-2 IC ACEX 1K FPGA 100K 208-PQFP
EP4CGX22CF19C8 IC CYCLONE IV GX FPGA 22K 324FBG
相关代理商/技术参数
参数描述
APA150-FG256A 功能描述:IC FPGA PROASIC+ 150K 256-FBGA RoHS:否 类别:集成电路 (IC) >> 嵌入式 - FPGA(现场可编程门阵列) 系列:ProASICPLUS 标准包装:90 系列:ProASIC3 LAB/CLB数:- 逻辑元件/单元数:- RAM 位总计:36864 输入/输出数:157 门数:250000 电源电压:1.425 V ~ 1.575 V 安装类型:表面贴装 工作温度:-40°C ~ 125°C 封装/外壳:256-LBGA 供应商设备封装:256-FPBGA(17x17)
APA150-FG256I 功能描述:IC FPGA PROASIC+ 150K 256-FBGA RoHS:否 类别:集成电路 (IC) >> 嵌入式 - FPGA(现场可编程门阵列) 系列:ProASICPLUS 标准包装:40 系列:SX-A LAB/CLB数:6036 逻辑元件/单元数:- RAM 位总计:- 输入/输出数:360 门数:108000 电源电压:2.25 V ~ 5.25 V 安装类型:表面贴装 工作温度:0°C ~ 70°C 封装/外壳:484-BGA 供应商设备封装:484-FPBGA(27X27)
APA150-FG896A 制造商:ACTEL 制造商全称:Actel Corporation 功能描述:Automotive-Grade ProASIC Flash Family FPGAs
APA150-FGB 制造商:ACTEL 制造商全称:Actel Corporation 功能描述:ProASIC Flash Family FPGAs
APA150-FGES 制造商:ACTEL 制造商全称:Actel Corporation 功能描述:ProASIC Flash Family FPGAs