参数资料
型号: AS7C3364NTD32B
厂商: Alliance Semiconductor Corporation
英文描述: 3.3V 64K x 32/36 Pipelined SRAM with NTD
中文描述: 3.3 64K的x 32/36流水线与新台币的SRAM
文件页数: 6/19页
文件大小: 437K
代理商: AS7C3364NTD32B
AS7C3364NTD32B
AS7C3364NTD36B
4/28/05; v.1.3
Alliance Semiconductor
P. 6 of 19
Synchronous truth table
[5,6,7,8,9,11]
Key
: X = Don’t Care, H = HIGH, L = LOW. BWn = H means all byte write signals (BWa, BWb, BWc, and BWd) are HIGH. BWn = L means one or more byte write signals are LOW.
Notes:
1 CONTINUE BURST cycles, whether READ or WRITE, use the same control inputs. The type of cycle performed (READ or WRITE) is chose in the initial BEGIN BURST cycle.
A CONINUE DESELECT cycle can only be entered if a DESELECT CYCLE is executed first.
2 DUMMY READ and WRITE ABORT cycles can be considered NOPs because the device performs no external operation. A WRITE ABORT means a WRITE command is given,
but no operation is performed.
3 OE may be wired LOW to minimize the number of control signal to the SRAM. The device will automatically turn off the output drivers during a WRITE cycle. OE may be used
when the bus turn-on and turn-off times do not meet an application’s requirements.
4 If an INHIBIT CLOCK command occurs during a READ operation, the DQ bus will remain active (Low-Z). If it occurs during a WRITE cycle, the bus will remain in High-Z. No
WRITE operations will be performed during the INHIBIT CLOCK cycle.
5 BWa enables WRITEs to byte “a” (DQa pins); BWb enables WRITEs to byte “b” (DQb pins); BWc enables WRITEs to byte “c” (DQc pins); BWd enables WRITEs to byte “d”
(DQd pins).
6 All inputs except OE and ZZ must meet setup and hold times around the rising edge (LOW to HIGH) of CLK.
7 Wait states are inserted by setting CEN HIGH.
8 This device contains circuitry that will ensure that the outputs will be in High-Z during power-up.
9 The device incorporates a 2-bit burst counter. Address wraps to the initial address every fourth BURST CYCLE.
10 The address counter is incremented for all CONTINUE BURST cycles.
11 ZZ pin is always Low.
CE0
H
X
X
X
L
X
L
X
L
X
L
CE1
X
X
L
X
H
X
H
X
H
X
H
CE2 ADV/LD R/W
X
L
H
L
X
L
X
H
L
L
X
H
L
L
X
H
L
L
X
H
L
L
BWn
X
X
X
X
X
X
X
X
L
L
H
OE
X
X
X
X
L
L
H
H
X
X
X
CEN
L
L
L
L
L
L
L
L
L
L
L
Address
source
NA
NA
NA
NA
External L to H
Next
External L to H NOP/DUMMY READ (Begin Burst)
Next
L to H
DUMMY READ (Continue Burst)
External L to H
WRITE CYCLE (Begin Burst)
Next
L to H
WRITE CYCLE (Continue Burst)
External L to H
NOP/WRITE ABORT (Begin Burst) High-Z
CLK
L to H
L to H
L to H
L to H
Operation
DESELECT Cycle
DESELECT Cycle
DESELECT Cycle
CONTINUE DESELECT Cycle
READ Cycle (Begin Burst)
READ Cycle (Continue Burst)
DQ
Notes
X
X
X
X
H
X
H
X
L
X
L
High-Z
High-Z
High-Z
High-Z
Q
Q
High-Z
High-Z 1,2,10
D
D
1
L to H
1,10
2
3
1,3,10
2,3
1,2,3,
10
4
X
X
X
H
X
H
X
L
Next
L to H
WRITE ABORT (Continue Burst)
High-Z
X
X
X
X
X
X
X
H
Current L to H
INHIBIT CLOCK
-
相关PDF资料
PDF描述
AS7C3364NTD32B-133TQC 3.3V 64K x 32/36 Pipelined SRAM with NTD
AS7C3364NTD32B-133TQCN 3.3V 64K x 32/36 Pipelined SRAM with NTD
AS7C3364NTD32B-133TQI 3.3V 64K x 32/36 Pipelined SRAM with NTD
AS7C3364NTD32B-133TQIN 3.3V 64K x 32/36 Pipelined SRAM with NTD
AS7C3364NTD32B-166TQC 3.3V 64K x 32/36 Pipelined SRAM with NTD
相关代理商/技术参数
参数描述
AS7C3364NTD32B-133TQC 制造商:ALSC 制造商全称:Alliance Semiconductor Corporation 功能描述:3.3V 64K x 32/36 Pipelined SRAM with NTD
AS7C3364NTD32B-133TQCN 制造商:ALSC 制造商全称:Alliance Semiconductor Corporation 功能描述:3.3V 64K x 32/36 Pipelined SRAM with NTD
AS7C3364NTD32B-133TQI 制造商:ALSC 制造商全称:Alliance Semiconductor Corporation 功能描述:3.3V 64K x 32/36 Pipelined SRAM with NTD
AS7C3364NTD32B-133TQIN 制造商:ALSC 制造商全称:Alliance Semiconductor Corporation 功能描述:3.3V 64K x 32/36 Pipelined SRAM with NTD
AS7C3364NTD32B-166TQC 制造商:ALSC 制造商全称:Alliance Semiconductor Corporation 功能描述:3.3V 64K x 32/36 Pipelined SRAM with NTD