参数资料
型号: AT22LV10L-25PC
厂商: Atmel
文件页数: 10/12页
文件大小: 0K
描述: IC PLD 25NS 3V OTP 24DIP
标准包装: 15
系列: 22V10
可编程类型: EPLD
宏单元数: 10
输入电压: 3V
速度: 25ns
安装类型: 通孔
封装/外壳: 24-DIP(0.300",7.62mm)
供应商设备封装: 24-PDIP
包装: 管件
其它名称: AT22LV10L25PC
AT22LV10(L)
7
Preload of Registered Outputs
The registers in the AT22LV10 and AT22LV10L are pro-
vided with circuitry to allow loading of each register
asynchronously with either a high or a low. This feature will
simplify testing since any state can be forced into the regis-
ters to control test sequencing. A V
IH level on the I/O pin
will force the register high; a V
IL will force it low, indepen-
dent of the polarity bit (C0) setting. The preload state is
entered by placing an 11.5V to 13V signal on pin 8 on
DIPs, and pin 10 on SMPs. When the clock pin is pulsed
high, the data on the I/O pins is placed into the ten
registers.
Power-up Reset
The registers in the AT22LV10 and AT22LV10L are
designed to reset during power-up. At a point delayed
slightly from V
CC crossing 2.5V, all registers will be reset to
the low state. The output state will depend on the polarity of
the output buffer.
This feature is critical for state machine initialization.
However, due to the asynchronous nature of reset and the
uncertainty of how V
CC actually rises in the system, the
following conditions are required:
1.
The V
CC rise must be monotonis;
2.
After reset occurs, all input and feedback setup
times must be met before driving the clock pin high,
and
3.
The clock must remain stable during t
PR.
Note:
1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested.
Erasure Characteristics
The entire fuse array of an AT22LV10 or AT22LV10L is
erased after exposure to ultraviolet light at a wavelength of
2537 . Complete erasure is assured after a minimum of
20 minutes exposure using 12,000 W/cm
2 intensity lamps
spaced one inch away from the chip. Minimum erase time
for lamps at other intensity ratings can be calculated from
the minimum integrated erasure dose of 15 Wsec/cm
2. To
prevent unintentional erasure, an opaque label is recom-
mended to cover the clear window on any UV erasable
PLD which will be subjected to continuous fluorescent
indoor lighting or sunlight.
Level Forced on Registered Output
Pin During Preload Cycle
Register State After
Cycle
V
IH
High
V
IL
Low
Parameter
Description
Min
Typ
Max
Units
t
PR
Power-up
Reset Time
600
1000
ns
Pin Capacitance
(f = 1 MHz, T = 25°C)
(1)
Typ
Max
Units
Conditions
C
IN
58
pF
V
IN = 0V
COUT
68
pF
VOUT = 0V
相关PDF资料
PDF描述
IDT7133LA70J8 IC SRAM 32KBIT 70NS 68PLCC
84982-9 CONN FFC 9POS 1MM VERT SMD
IDT7134SA35J8 IC SRAM 32KBIT 35NS 52PLCC
FMC35DRXN CONN EDGECARD 70POS DIP .100 SLD
3-1734592-7 CONN FPC 37POS .5MM RT ANG SMD
相关代理商/技术参数
参数描述
AT22LV10L-25PI 功能描述:IC PLD 25NS OTP 24DIP RoHS:否 类别:集成电路 (IC) >> 嵌入式 - PLD(可编程逻辑器件) 系列:22V10 标准包装:46 系列:- 可编程类型:PAL FLASH 宏单元数:8 输入电压:5V 速度:15ns 安装类型:表面贴装 封装/外壳:20-LCC(J 形引线) 供应商设备封装:20-PLCC(9x9) 包装:管件 其它名称:428-1277
AT22LV10L-25SC 制造商:ATMEL 制造商全称:ATMEL Corporation 功能描述:Low-Voltage UV Erasable Programmable Logic Device
AT22LV10L-25SI 功能描述:IC PLD EE 25NS LV UV 24-SOIC RoHS:否 类别:集成电路 (IC) >> 嵌入式 - PLD(可编程逻辑器件) 系列:22V10 标准包装:46 系列:- 可编程类型:PAL FLASH 宏单元数:8 输入电压:5V 速度:15ns 安装类型:表面贴装 封装/外壳:20-LCC(J 形引线) 供应商设备封装:20-PLCC(9x9) 包装:管件 其它名称:428-1277
AT22LV10L-25YC 制造商:未知厂家 制造商全称:未知厂家 功能描述:UV-Erasable/OTP PLD
AT22LV10L-25YI 制造商:未知厂家 制造商全称:未知厂家 功能描述:UV-Erasable/OTP PLD