参数资料
型号: AT25020N-10SI-2.7
厂商: Atmel
文件页数: 5/17页
文件大小: 0K
描述: IC EEPROM 2KBIT 2.1MHZ 8SOIC
标准包装: 100
格式 - 存储器: EEPROMs - 串行
存储器类型: EEPROM
存储容量: 2K (256 x 8)
速度: 2.1MHz
接口: SPI 3 线串行
电源电压: 2.7 V ~ 5.5 V
工作温度: -40°C ~ 85°C
封装/外壳: 8-SOIC(0.154",3.90mm 宽)
供应商设备封装: 8-SOIC
包装: 管件
AT25010/020/040
Serial Interface
Description
MASTER: The device that generates the serial clock.
SLAVE: Because the Serial Clock pin (SCK) is always an input, the AT25010/020/040
always operates as a slave.
TRANSMITTER/RECEIVER: The AT25010/020/040 has separate pins designated for
data transmission (SO) and reception (SI).
MSB: The Most Significant Bit (MSB) is the first bit transmitted and received.
SERIAL OP-CODE: After the device is selected with CS going low, the first byte will be
received. This byte contains the op-code that defines the operations to be performed.
The op-code also contains address bit A8 in both the READ and WRITE instructions.
INVALID OP-CODE: If an invalid op-code is received, no data will be shifted into the
AT25010/020/040, and the serial output pin (SO) will remain in a high impedance state
un til the falling edge of CS is de tected a gain. This will reinitialize the serial
communication.
CHIP SELECT: The AT25010/020/040 is selected when the CS pin is low. When the
device is not selected, data will not be accepted via the SI pin, and the serial output pin
(SO) will remain in a high impedance state.
H O LD : Th e H O LD p in is u se d in co n jun ctio n w it h the C S pin to s e le ct th e
AT25010/020/040. When the device is selected and a serial sequence is underway,
HOLD can be used to pause the serial communication with the master device without
resetting the serial sequence. To pause, the HOLD pin must be brought low while the
SCK pin is low. To resume serial communication, the HOLD pin is brought high while the
SCK pin is low (SCK may still toggle during HOLD). Inputs to the SI pin will be ignored
while the SO pin is in the high impedance state.
WRITE PROTECT: The write protect pin (WP) will allow normal read/write operations
when held high. When the WP pin is brought low, all write operations are inhibited.
WP going low while CS is still low will interrupt a write to the AT25010/020/040. If the
internal write cycle has already been initiated, WP going low will have no effect on any
write operation.
5
0606M–SEEPR–06/03
相关PDF资料
PDF描述
345-030-521-801 CARDEDGE 30POS DUAL .100 GREEN
12FMN-BMTTN-A-TF CONN FMN HSNG 12POS STAG NOR SMD
AT25020-10PI-2.7 IC EEPROM 2KBIT 2.1MHZ 8DIP
345-030-521-204 CARDEDGE 30POS DUAL .100 GREEN
DC-ME-01T-S-10 ME 8MB SDRAM 2MB FLASH 10 PAK
相关代理商/技术参数
参数描述
AT25020Y1-10YI-2.7 制造商:未知厂家 制造商全称:未知厂家 功能描述:EEPROM
AT25020Y2-10YI-2.7 制造商:未知厂家 制造商全称:未知厂家 功能描述:EEPROM
AT25040 制造商:ATMEL 制造商全称:ATMEL Corporation 功能描述:SPI Serial EEPROMs
AT25040-10PA-2.7C 制造商:未知厂家 制造商全称:未知厂家 功能描述:SERIAL EEPROM|512X8|CMOS|DIP|8PIN|PLASTIC
AT25040-10PA-5.0C 制造商:未知厂家 制造商全称:未知厂家 功能描述:SERIAL EEPROM|512X8|CMOS|DIP|8PIN|PLASTIC