参数资料
型号: AT45DB041D-SSU
厂商: ATMEL CORP
元件分类: DRAM
英文描述: 4-megabit 2.5-volt or 2.7-volt DataFlash
中文描述: 4M X 1 FLASH 2.7V PROM, PDSO8
封装: 0.150 INCH, GREEN, PLASTIC, MS-012AA, SOIC-8
文件页数: 6/53页
文件大小: 1085K
代理商: AT45DB041D-SSU
6
3595H–DFLASH–03/07
AT45DB041D
The CS pin must remain low during the loading of the opcode, the address bytes, and the read-
ing of data. When the end of a page in the main memory is reached during a Continuous Array
Read, the device will continue reading at the beginning of the next page with no delays incurred
during the page boundary crossover (the crossover from the end of one page to the beginning of
the next page). When the last bit in the main memory array has been read, the device will con-
tinue reading back at the beginning of the first page of memory. As with crossing over page
boundaries, no delays will be incurred when wrapping around from the end of the array to the
beginning of the array. A low-to-high transition on the CS pin will terminate the read operation
and tri-state the output pin (SO). The maximum SCK frequency allowable for the Continuous
Array Read is defined by the f
CAR1
specification. The Continuous Array Read bypasses both
data buffers and leaves the contents of the buffers unchanged.
6.3
Continuous Array Read (Low Frequency Mode: 03H): Up to 33 MHz
This command can be used with the serial interface to read the main memory array sequentially
without a dummy byte up to maximum frequencies specified by f
CAR2
. To perform a continuous
read array with the page size set to 264 bytes, the CS must first be asserted then an opcode,
03H, must be clocked into the device followed by three address bytes (which comprise the 24-bit
page and byte address sequence). The first 11 bits (PA10 - PA0) of the 20-bit address sequence
specify which page of the main memory array to read, and the last 9 bits (BA8 - BA0) of the
20-bit address sequence specify the starting byte address within the page. To perform a contin-
uous read with the page size set to 256 bytes, the opcode, 03H, must be clocked into the device
followed by three address bytes (A18 - A0). Following the address bytes, additional clock pulses
on the SCK pin will result in data being output on the SO (serial output) pin.
The CS pin must remain low during the loading of the opcode, the address bytes, and the read-
ing of data. When the end of a page in the main memory is reached during a Continuous Array
Read, the device will continue reading at the beginning of the next page with no delays incurred
during the page boundary crossover (the crossover from the end of one page to the beginning of
the next page). When the last bit in the main memory array has been read, the device will con-
tinue reading back at the beginning of the first page of memory. As with crossing over page
boundaries, no delays will be incurred when wrapping around from the end of the array to the
beginning of the array. A low-to-high transition on the CS pin will terminate the read operation
and tri-state the output pin (SO). The Continuous Array Read bypasses both data buffers and
leaves the contents of the buffers unchanged.
6.4
Main Memory Page Read
A main memory page read allows the user to read data directly from any one of the 2,048 pages
in the main memory, bypassing both of the data buffers and leaving the contents of the buffers
unchanged. To start a page read from the DataFlash standard page size (264 bytes), an opcode
of D2H must be clocked into the device followed by three address bytes (which comprise the
24-bit page and byte address sequence) and 4 don’t care bytes. The first 11 bits (PA10 - PA0) of
the 20-bit address sequence specify the page in main memory to be read, and the last 9 bits
(BA8 - BA0) of the 20-bit address sequence specify the starting byte address within that page.
To start a page read from the binary page size (256 bytes), the opcode D2H must be
clocked into the device followed by three address bytes and 4 don’t care bytes. The first 11 bits
(A18 - A8) of the 19-bits sequence specify which page of the main memory array to read, and
the last 8 bits (A7 - A0) of the 19-bits address sequence specify the starting byte address within
the page. The don’t care bytes that follow the address bytes are sent to initialize the read opera-
tion. Following the don’t care bytes, additional pulses on SCK result in data being output on the
SO (serial output) pin. The CS pin must remain low during the loading of the opcode, the
address bytes, the don’t care bytes, and the reading of data. When the end of a page in main
相关PDF资料
PDF描述
AT45DB041D-SSU-2.5 4-megabit 2.5-volt or 2.7-volt DataFlash
AT45DB041D-SU 4-megabit 2.5-volt or 2.7-volt DataFlash
AT45DB041D-SU-2.5 4-megabit 2.5-volt or 2.7-volt DataFlash
AT45DB080 KJL SERIES I
AT45DB080-RC 8-Megabit 2.7-volt Only Sequential Access Parallel I/O DataFlash
相关代理商/技术参数
参数描述
AT45DB041D-SSU SL300 制造商:Atmel Corporation 功能描述:Flash Serial-SPI 3V/3.3V 4Mbit 6ns 8-Pin SOIC T/R
AT45DB041D-SSU SL383 制造商:Adesto Technologies 功能描述:Flash Serial-SPI 3V/3.3V 4Mbit 6ns 8-Pin SOIC T/R
AT45DB041D-SSU SL954 制造商:Adesto Technologies Corporation 功能描述:
AT45DB041D-SSU SL955 制造商:Adesto Technologies Corporation 功能描述:
AT45DB041D-SSU-2.5 功能描述:闪存 4MB SERIAL 2.5V - IND TEMP RoHS:否 制造商:ON Semiconductor 数据总线宽度:1 bit 存储类型:Flash 存储容量:2 MB 结构:256 K x 8 定时类型: 接口类型:SPI 访问时间: 电源电压-最大:3.6 V 电源电压-最小:2.3 V 最大工作电流:15 mA 工作温度:- 40 C to + 85 C 安装风格:SMD/SMT 封装 / 箱体: 封装:Reel