参数资料
型号: ATV2500BQL-25KI
厂商: Atmel
文件页数: 4/21页
文件大小: 0K
描述: IC CPLD QTR PW L 25NS CER 44JLCC
标准包装: 27
系列: ATV2500B(L) 和 BQ(L)
可编程类型: UV 可擦除
最大延迟时间 tpd(1): 25.0ns
电压电源 - 内部: 4.5 V ~ 5.5 V
宏单元数: 24
输入/输出数: 24
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 44-LCC(J 形引线)
供应商设备封装: 44-PLCC(16.58x16.58)
包装: 管件
其它名称: ATV2500BQL25KI
ATV2500B(Q)(L)
12
Security Fuse Usage
A single fuse is provided to prevent unauthorized copying
of ATV2500B fuse patterns. Once programmed, the out-
puts will read programmed during verify. The security fuse
should be programmed last, as its effect is immediate.
T h e se cu r i ty f u se al so inh i b i t s Pr e l oa d an d Q 2
observability.
Atmel CMOS PLDs
The ATV2500Bs utilize an advanced 0.65-micron CMOS
EPROM technology. This technology’s state of the art fea-
tures are the optimum combination for PLDs:
CMOS technology provides high speed, low power, and
high noise immunity.
EPROM technology is the most cost effective method for
producing PLDs – surpassing bipolar fusible link
technology in low cost, while providing the necessary
reprogrammability.
EPROM reprogrammability, which is 100% tested before
shipment, provides inherently better programmability and
reliability than one-time fusible PLDs.
Using the ATV2500Bs Many Advanced
Features
The ATV2500Bs advanced flexibility packs more usable
ga tes in to 4 4 le ads th an ot he r PLDs. Som e of th e
ATV2500Bs key features are:
Fully Connected Logic Array – Each array input is
always available to every product term. This makes logic
placement a breeze.
Selectable D- and T-Type Registers – Each ATV2500B
flip-flop can be individually configured as either D- or T-
type. Using the T-type configuration, JK and SR flip-flops
are also easily created. These options allow more
efficient product term usage.
Buried Combinatorial Feedback – Each macrocell’s
Q2 register may be bypassed to feed its input (D/T2)
directly back to the logic array. This provides further logic
expansion capability without using precious pin
resources.
Selectable Synchronous/Asynchronous Clocking –
Each of the ATV2500Bs flip-flops has a dedicated clock
product term. This removes the constraint that all
registers use the same clock. Buried state machines,
counters and registers can all coexist in one device while
running on separate clocks. Individual flip-flop clock
source selection further allows mixing higher
performance pin clocking and flexible product term
clocking within one design.
A Total of 48 Registers – The ATV2500B provides two
flip-flops per macrocell – a total of 48. Each register has
its own clock and reset terms, as well as its own sum
term.
Independent I/O Pin and Feedback Paths – Each I/O
pin on the ATV2500B has a dedicated input path. Each
of the 48 registers has its own feedback term into the
array as well. These features, combined with individual
product terms for each I/O’s output enable, facilitate true
bi-directional I/O design.
Combinable Sum Terms – Each output macrocell’s
three sum terms may be combined into a single term.
This provides a fan in of up to 12 product terms per sum
term with no speed penalty.
Programming Software Support
As with all other Atmel PLDs, several third party PLD devel-
opment software products and programmers will support
the ATV2500Bs.
Se vera l t h ird p a rt y pro g ra mme rs w ill sup port t h e
ATV2500B as well. Additionally, the ATV2500B may be
programmed to perform the ATV2500H/Ls functional sub-
set (no T-type flip-flops, pin clocking or D/T2 feedback)
using the ATV2500H/L JEDEC file. In this case, the
ATV2500B becomes a direct replacement or speed
upgrade for the ATV2500H/L (additional GND connections
are required). Please refer to the Programmable Logic
Development Tools section for a complete PLD software
and programmer listing.
Erasure Characteristics
The entire memory array of an ATV2500B is erased after
exposure to ultraviolet light at a wavelength of 2537 .
Complete erasure is assured after a minimum of 20 min-
utes exposure using 12,000 W/cm2 intensity lamps
spaced one inch away from the chip. Minimum erase time
for lamps at other intensity ratings can be calculated from
the minimum integrated erasure dose of 15 Wsec/cm2. To
prevent unintentional erasure, an opaque label is recom-
mended to cover the clear window on any UV erasable
PLD which will be subjected to continuous fluorescent
indoor lighting or sunlight.
相关PDF资料
PDF描述
ATXMEGA256A3B-AU MCU AVR 256KB FLASH 64TQFP
AX2000-2FGG1152I IC FPGA AXCELERATOR 2M 1152-FBGA
B78476A1889A3 MODULE MAGNETIC LAN 2-PORT SMD
B78476A7694A3 MODULE MAGNETIC LAN 1-PORT SMD
B78476A8065A3 MODULE MAGNETIC LAN 1-PORT SMD
相关代理商/技术参数
参数描述
ATV2500BQL-25PC 功能描述:CPLD - 复杂可编程逻辑器件 ASICS RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100
ATV2500BQL-25PI 功能描述:CPLD - 复杂可编程逻辑器件 ASICS RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100
ATV2500BQL-30DM 制造商:ATMEL 制造商全称:ATMEL Corporation 功能描述:High-Speed High-Density UV Erasable Programmable Logic Device
ATV2500BQL-30DM/883 制造商:Atmel Corporation 功能描述:IC CPLD 24 MACRO 30NS 40CDIP 制造商:Atmel Corporation 功能描述:IC CPLD 24MC 30NS 40CDIP
ATV2500BQL-30KM 功能描述:CPLD - 复杂可编程逻辑器件 EPLD, 2500 GATE, QUARTER POWER, w/ "L" FEATURE - 30NS, CRAMIC JLCC, MIL TEMP RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100