参数资料
型号: CAT1161JI-30TE13
厂商: ON SEMICONDUCTOR
元件分类: 电源管理
英文描述: 1-CHANNEL POWER SUPPLY MANAGEMENT CKT, PDSO8
封装: 0.150 INCH, SOIC-8
文件页数: 12/14页
文件大小: 436K
代理商: CAT1161JI-30TE13
7
CAT1161/2
Doc No. 3002, Rev. E
FUNCTIONAL DESCRIPTION
The CAT1161/2 supports the I2C Bus data transmission
protocol. This Inter-Integrated Circuit Bus protocol defines
any device that sends data to the bus to be a transmitter
and any device receiving data to be a receiver. The
transfer is controlled by the Master device which
generates the serial clock and all START and STOP
conditions for bus access. Both the Master device and
Slave device can operate as either transmitter or receiver,
but the Master device controls which mode is activated.
I2C Bus Protocol
The features of the I2C bus protocol are defined as
follows:
(1) Data transfer may be initiated only when the bus is
not busy.
(2) During a data transfer, the data line must remain
stable whenever the clock line is high. Any changes in
the data line while the clock line is high will be interpreted
as a START or STOP condition.
START Condition
The START Condition precedes all commands to the
device, and is defined as a HIGH to LOW transition of
SDA when SCL is HIGH. The CAT1161/2 monitors the
SDA and SCL lines and will not respond until this
condition is met.
STOP Condition
A LOW to HIGH transition of SDA when SCL is HIGH
determines the STOP condition. All operations must end
with a STOP condition.
DEVICE ADDRESSING
The Master begins a transmission by sending a START
condition. The Master sends the address of the particular
slave device it is requesting. The four most significant
bits of the 8-bit slave address are fixed as 1010.
The next three bits (Figure 6) define memory addressing.
For the CAT1161/162 the three bits define higher order
bits.
The last bit of the slave address specifies whether a
Read or Write operation is to be performed. When this bit
is set to 1, a Read operation is selected, and when set
to 0, a Write operation is selected.
After the Master sends a START condition and the slave
address byte, the CAT1161/2 monitors the bus and
responds with an acknowledge (on the SDA line) when
its address matches the transmitted slave address. The
CAT1161/2 then performs a Read or Write operation
depending on the R/
W bit.
ACKNOWLEDGE
1
START
SCL FROM
MASTER
89
DATA OUTPUT
FROM TRANSMITTER
DATA OUTPUT
FROM RECEIVER
Figure 5. Acknowledge Timing
1
0
1
0
a10
a9
a8
R/W
24C163
Figure 6. Slave Address Bits
**a8, a9 and a10 correspond to the address of the memory array address word.
CAT
CAT1161/2
相关PDF资料
PDF描述
CAT1161WI-28 1-CHANNEL POWER SUPPLY MANAGEMENT CKT, PDSO8
CAT1162WI-45TE13 1-CHANNEL POWER SUPPLY SUPPORT CKT, PDSO8
CM1301-7ERD0AHFU 1-OUTPUT DC-DC REG PWR SUPPLY MODULE
CM1301-7PD1AHFU 1-OUTPUT DC-DC REG PWR SUPPLY MODULE
CM1501-9ERD4AHFU 1-OUTPUT DC-DC REG PWR SUPPLY MODULE
相关代理商/技术参数
参数描述
CAT1161JI-42 功能描述:监控电路 16K I2C Memory w/WDT RoHS:否 制造商:STMicroelectronics 监测电压数: 监测电压: 欠电压阈值: 过电压阈值: 输出类型:Active Low, Open Drain 人工复位:Resettable 监视器:No Watchdog 电池备用开关:No Backup 上电复位延迟(典型值):10 s 电源电压-最大:5.5 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:UDFN-6 封装:Reel
CAT1161L-25 功能描述:监控电路 16K I2C Memory w/WDT RoHS:否 制造商:STMicroelectronics 监测电压数: 监测电压: 欠电压阈值: 过电压阈值: 输出类型:Active Low, Open Drain 人工复位:Resettable 监视器:No Watchdog 电池备用开关:No Backup 上电复位延迟(典型值):10 s 电源电压-最大:5.5 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:UDFN-6 封装:Reel
CAT1161L-42 功能描述:监控电路 16K I2C Memory w/WDT RoHS:否 制造商:STMicroelectronics 监测电压数: 监测电压: 欠电压阈值: 过电压阈值: 输出类型:Active Low, Open Drain 人工复位:Resettable 监视器:No Watchdog 电池备用开关:No Backup 上电复位延迟(典型值):10 s 电源电压-最大:5.5 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:UDFN-6 封装:Reel
CAT1161L-42 制造商:ON Semiconductor 功能描述:IC SUPERVISORY CCT W/ 16K E2
CAT1161LI25 功能描述:监控电路 16K I2C Memory w/WDT RoHS:否 制造商:STMicroelectronics 监测电压数: 监测电压: 欠电压阈值: 过电压阈值: 输出类型:Active Low, Open Drain 人工复位:Resettable 监视器:No Watchdog 电池备用开关:No Backup 上电复位延迟(典型值):10 s 电源电压-最大:5.5 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:UDFN-6 封装:Reel