参数资料
型号: CPC5712U
厂商: IXYS Integrated Circuits Division
文件页数: 7/11页
文件大小: 0K
描述: PHONE LINE MON W/DETECTOR 16QSOP
标准包装: 100
功能: 电话线监控器,带检测器(PLMD)
电路数: 1
电源电压: 3 V ~ 5.5 V
电流 - 电源: 1.72mA
功率(瓦特): 50mW
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 16-SSOP(0.154",3.90mm 宽)
供应商设备封装: 16-SOP
包装: 管件
包括: 固定电平极性检测器,电平检测器
INTEGRATED CIRCUITS DIVISION
CPC5712
R02
www.ixysic.com
5
2. Functional Description
2.1 Overview
Clare’s CPC5712 is a generalized building block IC for
telephone systems that is connected, through a
resistor network, to the TIP and RING leads. From the
TIP and RING line voltage, the CPC5712 provides a
buffered and amplified differential linear representation
output voltage, a polarity detect signal, and two
programmable level detect signals. From these
detected levels, certain line conditions can be inferred
such as Line-In-Use and battery presence. The
CPC5712 provides TTL/CMOS compatible outputs for
the polarity and programmable level detectors.
The polarity detect and the two programmable level
detects all incorporate hysteresis to provide noise
immunity and eliminate rapid output state changes in
the presence of large voice signals. Hysteresis
settings for the two programmable level detects are
independently programmable; however, the polarity
hysteresis is internally fixed.
The high and low thresholds of the two programmable
level detectors are set with external resistors, the
selection of which is described below.
Positive polarity, POLARITY = HIGH, is indicated for
an OUT+ level greater than the OUT- level while
negative polarity is indicated for an OUT+ level less
than OUT-. For a logic-high polarity detect output with
a normal battery feed of TIP more positive than RING,
the amplifier IN+ will need to be connected to the TIP
lead via the high impedance input resistors. Detection
and hysteresis thresholds for polarity are internal to
the device.
The CPC5712 is connected to the TIP/RING interface
through a high-impedance resistor divider to attenuate
the signal. The resistors in the divider network
become a distributed resistive isolation barrier
between the high-voltage line side and the low voltage
side. The attenuator and the CPC5712 present a high
impedance to TIP and RING, making the circuit almost
undetectable when used as a monitoring device.
2.2 Line Side Interface
IN+, IN-: Analog inputs. The differential signal across
these inputs is amplified and brought out to the pins
OUT+ and OUT-. A nominal reference voltage bias of
1.5V is applied to IN+ and IN- by circuitry internal to
the chip. Because the voltage across TIP and RING
can be very large, TIP and RING cannot be directly
connected to IN+ and IN-. A resistor divider network
defined by RIN1, RIN2 and RDIFF attenuates the high
voltage signal across TIP and RING (see ). The
resulting low voltage differential signal across RDIFF is
applied to the inputs IN+ and IN-. Resistors RIN1, RIN2
and RDIFF are external resistors that must be supplied
by the user.
Any component sizing and value recommendations
given in the circuits described in this document will
need to be reviewed with regard to the regulatory and
safety requirements for each particular application. For
example, the resistors selected for RIN1 and RIN2,
shown in , are recommended to be a pair of 1206
surface mount size resistors in series to provide for
high-voltage isolation.
2.3 Monitor Output
OUT+, OUT-: Analog outputs. The differential signal
across these outputs is the same as the differential
input signal, except there has been a differential gain
of 5 applied to it. A nominal reference voltage bias of
1.5V is applied to OUT+ and OUT- by circuitry internal
to the chip.
2.4 Detector Outputs
DET2, DET1, POLARITY: Digital outputs. These
signals show whether threshold 2 has been crossed,
threshold 1 has been crossed, and the polarity of the
TIP to RING potential.
When configured as shown in , POLARITY will be high
after the TIP to RING potential (TIP more positive than
RING) has increased to a nominal 2V. POLARITY will
switch low after the TIP to RING voltage decreases to
approximately -2V. For example, if the TIP to RING
voltage starts at -48V, POLARITY will be low. As the
TIP to RING voltage increases to +1V, POLARITY will
remain low. As the TIP to RING voltage increases
beyond it’s internally set positive threshold, the
POLARITY output will switch high. POLARITY will
remain high until the TIP to RING voltage decreases
below it’s internally set negative threshold. Because
these polarity thresholds are set internally they are not
user adjustable.
相关PDF资料
PDF描述
CPC7220W IC ANALOG SWITCH 8CH HV 28-PLCC
CPC7232W IC ANALOG SWITCH 8CH HV 28-PLCC
CPC7514Z IC LINE CARD ACCESS SWITC 20SOIC
CS4121ENF16G IC TACH/SPEEDO DRIVER 16-DIP
CS4122XDWF24G IC DRIVER AIR CORE TRPL 24-SOIC
相关代理商/技术参数
参数描述
CPC5712UTR 功能描述:固态继电器-PCB安装 Phone Line Monitor,T/R RoHS:否 制造商:Omron Electronics 控制电压范围: 负载电压额定值:40 V 负载电流额定值:120 mA 触点形式:1 Form A (SPST-NO) 输出设备:MOSFET 封装 / 箱体:USOP-4 安装风格:SMD/SMT
CPC5750U 功能描述:Telecom IC CODEC 24-SSOP 制造商:ixys integrated circuits division 系列:- 包装:管件 零件状态:有效 功能:CODEC 接口:SPI 电路数:1 电压 - 电源:3 V ~ 3.6 V 电流 - 电源:7.5mA 功率(W):- 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:24-SSOP(0.154",3.90mm 宽) 供应商器件封装:24-SSOP 包括:- 标准包装:50
CPC5750UTR 功能描述:IC VOICE BAND CODEC 24SSOP 制造商:ixys integrated circuits division 系列:- 包装:带卷(TR) 零件状态:在售 功能:CODEC 接口:SPI 电路数:1 电压 - 电源:3 V ~ 3.6 V 电流 - 电源:7.5mA 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:24-SSOP(0.154",3.90mm 宽) 供应商器件封装:24-SSOP 包括:- 标准包装:2,000
CPC5902G 功能描述:ISOLAT 3.75KVRMS 2CH BIDIR 8DIP RoHS:是 类别:隔离器 >> 光隔离器 - 逻辑输出 系列:- 标准包装:1,000 系列:- 电压 - 隔离:3750Vrms 通道数:1,单向 电流 - 输出 / 通道:50mA 数据速率:15MBd 传输延迟高 - 低 @ 如果:50ns @ 7.5mA 电流 - DC 正向(If):20mA 输入类型:DC 输出类型:开路集电极 安装类型:表面贴装 封装/外壳:8-SMD,鸥翼型 供应商设备封装:8-DIP 鸥翼型 包装:带卷 (TR)
CPC5902G_5903G-EVAL 功能描述:CPC5902, CPC5903 - Interface, Buffer/Repeater Evaluation Board 制造商:ixys integrated circuits division 系列:- 零件状态:有效 主要用途:接口,缓冲器/中继器 嵌入式:- 使用的 IC/零件:CPC5902,CPC5903 主要属性:隔离 辅助属性:- 所含物品:板 标准包装:1