参数资料
型号: CS496112-CQZR
厂商: Cirrus Logic Inc
文件页数: 5/15页
文件大小: 0K
描述: IC DSP 32BIT 8CH SER I/O 144LQFP
标准包装: 500
类型: 音频处理器
应用: 音频路由,处理
安装类型: 表面贴装
封装/外壳: 144-LQFP
供应商设备封装: 144-LQFP(20x20)
包装: 带卷 (TR)
CobraNet Hardware User’s Manual
Pinout and Signal Descriptions
DS651UM23
Copyright 2005 Cirrus Logic, Inc.
13
Version 2.3
4.2.3 Synchronous Serial (Audio) Signals
The synchronous serial interfaces are used to bring digital audio into and out of the
system. Typically the synchronous serial is wired to ADCs and/or DACs. Detailed timing
and format is described in "Digital Audio Interface" on page 19.
4.2.4 Audio Clock Signals
See "Synchronization" on page 17 for an overview of synchronization modes and issues.
*An external multiplexor controlled by this pin is required for full MCLK_IN and MCLK out
implementation.
Signal
Description
Direction
CM-2
Pin #
CS1810xx/
CS4961xx Pin #
Notes
DAO1_SCLK
Audio Bit Clock
Out
J3:A7
20
Synchronous serial bit clock.
64 FS for CS18100x & CS49610x (2x1 channel)
64 FS for CS18101x & CS49611x (2x4
channels)
128 FS for CS18102x & CS49612x (4x4
channels)
Typically tied to DAI1_SCLK.
DAO1_DATA[3:0]
Audio Output
Data
Out
J3:A18,
B18
15-17, 19
Output synchronous serial audio data
DAO1_DATA[3:1] not used for CS18100x &
CS49610x.
DAI1_DATA[3:0]
Audio Input Data
In
J3:
A[15:12]
131, 132, 134, 135
Input synchronous serial audio data
DAI1_DATA[3:1] not used for CS18100x &
CS49610x.
DAI1_SCLK
Audio Bit Clock
In
J4:A7
137
Should be tied to DAO1_SCLK.
Synchronous serial bit clock.
Signal
Description
Direction
CM-2
Pin #
CS1810xx/
CS4961xx Pin #
Notes
DAI1_LRCLK
Sample clock
input
In
138
Should be tied to DAO1_LRCLK for all devices.
DAO1_LRCLK
(FS1)
Sample clock
output
Out
J3:A3
22
FS1 (word clock) for CS18100x/CS49610x and
CS18101x/CS49611x.
DAO2_LRCLK
(FS1)
Sample clock
output
Out
J3:A3
14
FS1 (word clock) for CS18102x & CS49612x.
REFCLK_IN
Reference clock
In
J3:A6
97
Clock input for synchronizing network to an
external clock source, for redundancy control
and synchronization of FS divider chain to
external source. See "Synchronization" on
page 17 for more detail.
MCLK_IN
Master audio
clock input
In
J3:A5
8*
For systems featuring multiple CobraNet
interfaces operating off a common master
more detail.
MCLK_OUT
Master audio
clock output
Out
J3:A4
8*
Low jitter 24.576 MHz master audio clock.
相关PDF资料
PDF描述
MS27484T10A35PA CONN PLUG 13POS STRAIGHT W/PINS
GTC06A-20-7P CONN PLUG 8POS STRAIGHT W/PINS
AD7893ARZ-10REEL7 IC ADC 12BIT SRL T/H LP 8SOIC
MS27467E21B39P CONN PLUG 39POS STRAIGHT W/PINS
AD7893ARZ-3REEL IC ADC 12BIT SRL T/H LP 8SOIC
相关代理商/技术参数
参数描述
CS496112-IQZ 功能描述:音频 DSP Cobra Audio Ntwrkng Prcsr Indust. Grade RoHS:否 制造商:Texas Instruments 工作电源电压: 电源电流: 工作温度范围: 安装风格: 封装 / 箱体: 封装:Tube
CS496112-IQZR 功能描述:音频 DSP Cobra Audio Ntwrkng Prcsr Indust. Grade RoHS:否 制造商:Texas Instruments 工作电源电压: 电源电流: 工作温度范围: 安装风格: 封装 / 箱体: 封装:Tube
CS496122 制造商:CIRRUS 制造商全称:Cirrus Logic 功能描述:New Audio System Processors are Ideal for Digital Audio Networking Applications
CS496122-CQZ 功能描述:音频 DSP 16x16 CobraNet Audio Network Prcsr RoHS:否 制造商:Texas Instruments 工作电源电压: 电源电流: 工作温度范围: 安装风格: 封装 / 箱体: 封装:Tube
CS496122-CQZ/A1 制造商:CIRRUS 制造商全称:Cirrus Logic 功能描述:Digital Audio Networking Processor