参数资料
型号: CYW173SXC
厂商: Silicon Laboratories Inc
文件页数: 4/5页
文件大小: 0K
描述: IC CLK GEN TAPE DRV 4CH 16SOIC
标准包装: 48
类型: 时钟/频率发生器
PLL:
主要目的: CPB Tape Drive System
输入: 晶体
输出: TTL
电路数: 1
比率 - 输入:输出: 1:4
差分 - 输入:输出: 无/无
频率 - 最大: 100MHz
电源电压: 3.135 V ~ 3.465 V
工作温度: 0°C ~ 70°C
安装类型: *
封装/外壳: *
供应商设备封装: *
包装: *
W173
......... Document #: 38-07313 Rev. *B Page Page 4 of 5 of 5
Absolute Maximum Ratings[2]
Stresses greater than those listed in this table may cause
permanent damage to the device. These represent a stress
rating only. Operation of the device at these or any other condi-
tions above those specified in the operating sections of this
specification is not implied. Maximum conditions for extended
periods may affect reliability.
Table 1:
Parameter
Description
Rating
Unit
VDD, VIN
Voltage on Any Pin with Respect to GND
–0.5 to +7.0
V
TSTG
Storage Temperature
–65 to +150
°C
TB
Ambient Temperature under Bias
–55 to +125
°C
TA
Operating Temperature
0 to +70
°C
DC Electrical Characteristics: TA = 0°C to +70°C, VDD = 3.3V±5%
Parameter
Description
Test Condition
Min.
Typ.
Max.
Unit
IDD
Supply Current
Note: CLK output = 50.0 MHz
output loaded
40
mA
VIL
Input Low Voltage
VCC = 5.0V
0.8
V
VIH
Input High Voltage
VCC = 5.0V
2.0
V
VOL
Output Low Voltage
IOL = 1 mA
50
mV
VOH
Output High Voltage
IOH = –1 mA
3.1
V
IIL
Input Low Current
10
A
IIH
Input High Current
10
A
RP
Input Pull-up Resistor
VIN = 0V
500
k
CI
Input Capacitance
Except X1 and X2
6
pF
LI
Input Inductance
Except X1 and X2
7
nH
CL
XTAL Load Capacitance
Total load to crystal
12
pF
AC Electrical Characteristics: TA = 0°C to +70°C, VCC = 3.3V±5%
Parameter
Description
Test Condition
Min.
Typ.
Max.
Unit
Clock Outputs
tJC
Output Clock Jitter, Cycle-to-Cycle Excluding 13.2-MHz output
±175
±250
ps
ZO
Output Buffer Impedance
40
W
dT
Output Duty Cycle
45
50
55
%
tR
Rise Time
Between 0.4V and 2.4V
0.8
1.5
4.0
V/ns
tF
Fall Time
Between 2.4V and 0.4V
0.8
1.5
4.0
V/ns
tPU
Stabilization Time from Power-Up To within 0.1% of final frequency
1.5
3.0
ms
fA
Long Term Output Frequency
Stability
Over VCC and TA range
0.01
%
Note:
2. Multiple Supplies: The Voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is NOT required.
3. All AC tests are performed using the circuit shown in Figure 1 to simulate typical system load conditions. Measurements are taken at the load. Threshold voltage
for timing measurements is 1.5V.
相关PDF资料
PDF描述
CYW305OXC IC CLOCK W305 SOLANO 56SSOP
DAC5674IPHPG4 IC DAC 14BIT 400MSPS 48-HTQFP
DAC7621EBG4 IC SNGL 12BIT PARALLEL D/A 20SSO
DAC7801KPG4 IC DUAL 12BIT CMOS DAC 24-DIP
DAC8043AESZ IC DAC 12BIT MULT SRL INP 8SOIC
相关代理商/技术参数
参数描述
CYW173SXCT 功能描述:时钟发生器及支持产品 Tape Media Backup Dr Clk Gen W173 DS RoHS:否 制造商:Silicon Labs 类型:Clock Generators 最大输入频率:14.318 MHz 最大输出频率:166 MHz 输出端数量:16 占空比 - 最大:55 % 工作电源电压:3.3 V 工作电源电流:1 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:QFN-56
CYW180-01SX 制造商:CYPRESS 制造商全称:Cypress Semiconductor 功能描述:Peak Reducing EMI Solution
CYW180-01SXT 制造商:CYPRESS 制造商全称:Cypress Semiconductor 功能描述:Peak Reducing EMI Solution
CYW180-02SX 制造商:CYPRESS 制造商全称:Cypress Semiconductor 功能描述:Peak Reducing EMI Solution
CYW180-02SXT 制造商:CYPRESS 制造商全称:Cypress Semiconductor 功能描述:Peak Reducing EMI Solution