参数资料
型号: DC1620A-J
厂商: Linear Technology
文件页数: 18/38页
文件大小: 0K
描述: BOARD DEMO 65MSPS LTC2142-14
软件下载: QuikEval II System
设计资源: DC1620A Design Files
DC1620A Schematic
标准包装: 1
系列: *
相关产品: DC890B-ND - BOARD USB DATA COLLECTION
25
21421014fa
LTC2142-14/
LTC2141-14/LTC2140-14
APPLICATIONS INFORMATION
Phase Shifting the Output Clock
In full rate CMOS mode the data output bits normally
change at the same time as the falling edge of CLKOUT+,
so the rising edge of CLKOUT+ can be used to latch the
output data. In double data rate CMOS and LVDS modes
the data output bits normally change at the same time as
the falling and rising edges of CLKOUT+. To allow adequate
set-up and hold time when latching the data, the CLKOUT+
signal may need to be phase shifted relative to the data
output bits. Most FPGAs have this feature; this is generally
the best place to adjust the timing.
The LTC2142-14/LTC2141-14/LTC2140-14 can also phase
shift the CLKOUT+/CLKOUTsignals by serially program-
ming mode control register A2. The output clock can be
shifted by 0°, 45°, 90°, or 135°. To use the phase shift-
ing feature the clock duty cycle stabilizer must be turned
on. Another control register bit can invert the polarity of
CLKOUT+ and CLKOUT, independently of the phase shift.
The combination of these two features enables phase shifts
of 45° up to 315° (Figure 14).
DATA FORMAT
Table 1 shows the relationship between the analog input
voltage, the digital data output bits and the overflow bit.
By default the output data format is offset binary. The 2’s
complement format can be selected by serially program-
ming mode control register A4.
Table 1. Output Codes vs Input Voltage
AIN+ – AIN–
(2V Range)
OF
D13-D0
(OFFSET BINARY)
D13-D0
(2’s COMPLEMENT)
>1.000000V
+0.999878V
+0.999756V
1
0
11 1111 1111 1111
11 1111 1111 1110
01 1111 1111 1111
01 1111 1111 1110
+0.000122V
+0.000000V
–0.000122V
–0.000244V
0
10 0000 0000 0001
10 0000 0000 0000
01 1111 1111 1111
01 1111 1111 1110
00 0000 0000 0001
00 0000 0000 0000
11 1111 1111 1111
11 1111 1111 1110
–0.999878V
–1.000000V
≤–1.000000V
0
1
00 0000 0000 0001
00 0000 0000 0000
10 0000 0000 0001
10 0000 0000 0000
CLKOUT+
D0-D13, OF
PHASE
SHIFT
45°
90°
135°
180°
225°
270°
315°
CLKINV
0
1
CLKPHASE1
MODE CONTROL BITS
0
1
0
1
CLKPHASE0
0
1
0
1
0
1
0
1
21421014 F14
ENC+
Figure 14. Phase Shifting CLKOUT
相关PDF资料
PDF描述
1850 LAMP T3-1/4 MINI BAYONET BASE
89 LAMP INCAND G-6 S.C. BAYONET
CL-927-ELP30-PC CHROMALIT ELLIPSE LHT SRCE BULB
521-0756 LED T3 1/4 MINI PANEL BAYO 14V
BSO301SP H MOSFET P-CH 30V 12.6A 8DSO
相关代理商/技术参数
参数描述
DC1620A-K 功能描述:BOARD DEMO 40MSPS LTC2141-14 RoHS:是 类别:未定义的类别 >> 其它 系列:* 标准包装:1 系列:* 其它名称:MS305720A
DC1620A-L 功能描述:BOARD DEMO 25MSPS LTC2140-14 RoHS:是 类别:未定义的类别 >> 其它 系列:* 标准包装:1 系列:* 其它名称:MS305720A
DC1620A-M 功能描述:BOARD DEMO 125MSPS LTC2145-12 RoHS:是 类别:未定义的类别 >> 其它 系列:* 标准包装:1 系列:* 其它名称:MS305720A
DC1620A-N 功能描述:BOARD DEMO 105MSPS LTC2144-12 RoHS:是 类别:未定义的类别 >> 其它 系列:* 标准包装:1 系列:* 其它名称:MS305720A
DC1620A-O 功能描述:BOARD DEMO 80MSPS LTC2143-12 RoHS:是 类别:未定义的类别 >> 其它 系列:* 标准包装:1 系列:* 其它名称:MS305720A