参数资料
型号: DR7000-DK
厂商: RFM
文件页数: 4/7页
文件大小: 0K
描述: 3G DEVELOPMENT KIT 433.92MHZ
标准包装: 1
类型: 收发器,SAW
频率: 433.92MHz
适用于相关产品: DR7000
已供物品: 2 个板,2 根天线,线缆
产品目录页面: 583 (CN2011-ZH PDF)
其它名称: 583-1044
Pin
10
Name
SLEEP
In/Out
In
Description
Logic Input (CMOS compatible). This pin, in 3G mode, puts the TR7000 into Sleep mode. Pull this pin ‘High’
for Sleep Mode. Pull this pin ‘Low’ for operation mode. Do not allow this pin to float.
Logic Input (CMOS compatible). This pin, in 3G mode, enables the Start Vector Recognition circuit. The
11
SVEN
In
TR7000 will not output a recovered clock on RXDCLK (pin 16) until the start vector, 0xE2E2, has been recog-
nized. Pull this pin ‘High’ to enable Start Vector Recognition. Pull this pin ‘Low’ then ‘High’ to reset the Start
Vector Recognition circuit. Do not allow this pin to float.
12
13
Not Used
Not Used
Keep this pin pulled ‘Low’.
Keep this pin pulled ‘Low’.
Logic Input (CMOS compatible). This pin, in 3G mode, selects the receive data rate of the DR7000. Pull this
14
4.8KBPS/
19.2KBPS
In
pin ‘High’ to select 4.8kbps. Pull this pin ‘Low’ to select 19.2kbps. Do not allow this pin to float.
NOTE: Operating at 19.2kbps will require the value of C4, C5 and R4 to change to accommodate the
higher data rate. See the TR7000 datasheet for recommended component values.
Logic Input (CMOS compatible). This pin sets the processor to operate in 3G mode. The power-up operating
configuration of the TR7000 device is controlled by the J2 jumper setting. When DC power is applied to the
15
3G SEL
In
DR7000 with J2 installed across 2-3, this pin should be pulled ‘High’ immediately after power-up to initiate 3G
mode. Failure to pull pin 15 ‘High’ after power-up will cause the processor to remain inactive. Pulling this pin
‘High’ wakes the processor for 3G mode operation. When DC power is applied to the DR7000 with J2 installed
across 1-2, this pin should be held ‘Low’ to operate in 2G mode. Do not allow this pin to float.
RXDCLK is the clock output from the data and clock recovery circuit. RXDCLK is a CMOS output. When the
radio’s internal data and clock recovery circuit is not used, RXDCLK is a steady low value. When the internal
16
RXDCLK
Out
data and clock recovery is used, RXDCLK is low until a packet start symbol is detected at the output of the
data slicer. Each bit following the start symbol is output at RXDATA on the rising edge of a RXDCLK pulse,
and is stable for reading on the falling edge of the RXDCLK pulse. Once RXDCLK is activated by the detec-
tion of a start symbol, it remains active until SVEN (pin 11) is reset. See Pin 11 description.
In 3G control mode, CFGDAT is a bi-directional CMOS logic pin. When CFG (Pin 19) is set to a logic 1, con-
figuration data can be clocked into or out of the radio’s configuration registers through CFGDAT using CFG-
CLK (Pin 18). Data clocked into CFGDAT is transferred to a control register each time a group of 8 bits is
received. Pulses on CFGCLK are used to clock configuration data into and out of the radio through CFGDAT.
17
CFGDAT
In/Out
When writing through CFGDAT, a data bit is clocked into the radio on the rising edge of a CFGCLK pulse.
When reading through CFGDAT, data is output on the rising edge of the CFGCLK pulse and is stable for
reading on the falling edge of the CFGCLK. Refer to the TR7000 datasheet for detailed timing. This pin is a
high impedance input (CMOS compatible) in 2G mode. This pin must be held at a logic level. Do not allow
this pin to float.
In 3G control mode, pulses on CFGCLK are used to clock configuration data into and out of the radio through
CFGDAT (Pin 17). When writing to CFGDAT, a data bit is clocked into the radio on the rising edge of a CFG-
18
CFGCLK
In/Out
CLK pulse. When reading through CFGDAT, data is stable for reading on the falling edge of the CFGCLK.
Refer to the TR7000 datasheet for detailed timing. This pin is a high impedance input (CMOS compatible) in
2G mode. Do not allow this pin to float.
www.RFM.com E-mail: info@rfm.com
?2008 by RF Monolithics, Inc.
Page 4 of 7
DR7000 - 4/8/08
相关PDF资料
PDF描述
DR7001-DK 3G DEVELOPMENT KIT 315 MHZ
DR7003-DK 3G DEVELOPMENT KIT 303.825 MHZ
DR8000-DK 3G DEVELOPMENT KIT 916MHZ
DR8001-DK 3G DEVELOPMENT KIT 868.35MHZ
DR8100-DK 3G DEVELOPMENT KIT 916MHZ
相关代理商/技术参数
参数描述
DR7000-EV 功能描述:射频开发工具 3G Transceiver Eval Module 433.92 MHz RoHS:否 制造商:Taiyo Yuden 产品:Wireless Modules 类型:Wireless Audio 工具用于评估:WYSAAVDX7 频率: 工作电源电压:3.4 V to 5.5 V
DR7001 功能描述:射频收发器 3G Transceiver Module 315 MHz RoHS:否 制造商:Atmel 频率范围:2322 MHz to 2527 MHz 最大数据速率:2000 Kbps 调制格式:OQPSK 输出功率:4 dBm 类型: 工作电源电压:1.8 V to 3.6 V 最大工作温度:+ 85 C 接口类型:SPI 封装 / 箱体:QFN-32 封装:Tray
DR7001-DK 功能描述:射频开发工具 3G Development Kit 315.00 MHz RoHS:否 制造商:Taiyo Yuden 产品:Wireless Modules 类型:Wireless Audio 工具用于评估:WYSAAVDX7 频率: 工作电源电压:3.4 V to 5.5 V
DR7001-EV 功能描述:射频开发工具 3G Transceiver Eval Module 315.00 MHz RoHS:否 制造商:Taiyo Yuden 产品:Wireless Modules 类型:Wireless Audio 工具用于评估:WYSAAVDX7 频率: 工作电源电压:3.4 V to 5.5 V
DR7002 功能描述:射频收发器 3G Transceiver Module 418 MHz RoHS:否 制造商:Atmel 频率范围:2322 MHz to 2527 MHz 最大数据速率:2000 Kbps 调制格式:OQPSK 输出功率:4 dBm 类型: 工作电源电压:1.8 V to 3.6 V 最大工作温度:+ 85 C 接口类型:SPI 封装 / 箱体:QFN-32 封装:Tray