参数资料
型号: DS1284Q+T&R
厂商: Maxim Integrated Products
文件页数: 11/18页
文件大小: 0K
描述: IC TIMEKEEPER WATCHDOG 28-PLCC
标准包装: 500
类型: 时钟/日历
特点: 警报器,闰年,方波输出,SRAM,监视计时器
存储容量: 50B
时间格式: HH:MM:SS:hh(12/24 小时)
数据格式: YY-MM-DD-dd
接口: 并联
电源电压: 4.5 V ~ 5.5 V
电压 - 电源,电池: 2.4 V ~ 3.5 V
工作温度: 0°C ~ 70°C
安装类型: 表面贴装
封装/外壳: 28-LCC(J 形引线)
供应商设备封装: 28-PLCC(11.51x11.51)
包装: 带卷 (TR)
DS1284/DS1286
2 of 18
OPERATION—READ REGISTERS
The DS1284/DS1286 execute a read cycle whenever
WE (write enable) is inactive (high) and CE (chip
enable) and
OE (output enable) are active (low). The unique address specified by the six address inputs
(A0–A5) defines which of the 64 registers is to be accessed. Valid data is available to the eight data
output drivers within tACC (access time) after the last address input signal is stable, provided that CE and
OE access times are also satisfied. If OE and CE access times are not satisfied, then data access must be
measured from the latter occurring signal (
CE or OE) and the limiting parameter is either t
CO for CE or tOE
for
OE rather than address access.
OPERATION—WRITE REGISTERS
The DS1284/DS1286 are in the write mode whenever the
WE and CE signals are in the active-low state
after the address inputs are stable. The latter occurring falling edge of
CE or WE determines the start of
the write cycle. The write cycle is terminated by the earlier rising edge of
CE or WE. All address inputs
must be kept valid throughout the write cycle.
WE must return to the high state for a minimum recovery
state (tWR) before another cycle can be initiated. Data must be valid on the data bus with sufficient data
setup (tDS) and data hold time (tDH) with respect to the earlier rising edge of CE or WE. The OE control
signal should be kept inactive (high) during write cycles to avoid bus contention. However, if the output
bus has been enabled (
CE and OE active), then WE will disable the outputs in t
ODW from its falling edge.
DATA RETENTION
The watchdog timekeeper provides full functional capability when VCC is greater than VTP. Data is
maintained in the absence of VCC without any additional support circuitry. The DS1284/DS1286
constantly monitor VCC. Should the supply voltage decay, the watchdog timekeeper automatically write
protects itself, and all inputs to the registers become “don’t care.” Both
INTA and INTB (INTB) are
open-drain outputs. The two interrupts and the internal clock continue to run regardless of the level of
VCC. However, it is important to ensure that the pullup resistors used with the interrupt pins are never
pulled up to a value greater than VCC + 0.3V. As VCC falls below the battery voltage, a power-switching
circuit turns on the lithium energy source to maintain the clock and timer data functionality. Also ensure
that during this time (battery-backup mode), the voltage present at
INTA and INTB (INTB) never
exceeds the battery voltage. If the active-high mode is selected for
INTB (INTB), this pin only goes high
in the presence of VCC. During power-up, when VCC rises above approximately 3.0V, the power-switching
circuit connects external VCC and disconnects the VBAT energy source. Normal operation can resume after
VCC exceeds VTP for tREC.
WATCHDOG TIMEKEEPER REGISTERS
The watchdog timekeeper has 64 8-bits-wide registers that contain all the timekeeping, alarm, watchdog,
control, and data information. The clock, calendar, alarm, and watchdog registers are memory locations
that contain external (user-accessible) and internal copies of the data. The external copies are independent
of internal functions, except that they are updated periodically by the simultaneous transfer of the
incremented internal copy (see Figure 1). The command register bits are affected by both internal and
external functions. This register is discussed later. The 50 bytes of RAM registers can only be accessed
from the external address and data bus. Registers 0, 1, 2, 4, 6, 8, 9, and A contain time-of-day and date
information (see Figure 2). Time-of-day information is stored in binary-coded decimal (BCD). Registers
3, 5, and 7 contain the time-of-day alarm information. Time-of-day alarm information is stored in BCD.
Register B is the command register and information in this register is binary. Registers C and D are the
watchdog alarm registers and information stored in these two registers is in BCD. Registers E to 3F are
user bytes and can be used to contain data at the user’s discretion.
相关PDF资料
PDF描述
AD5112BCPZ5-1-RL7 IC DGTL POT 64POS 5K SGL 8LFCSP
MS27468E23A35PB CONN RCPT 100POS JAM NUT W/PINS
AD5116BCPZ10-RL7 IC DGTL POT 64POS 10K 8LFCSP
MS3106A32-6P CONN PLUG 23POS STRAIGHT W/PINS
AD5116BCPZ80-RL7 IC DGTL POT 64POS 80K 8LFCSP
相关代理商/技术参数
参数描述
DS1285Q 制造商:Maxim Integrated Products 功能描述:
DS1286 功能描述:实时时钟 RoHS:否 制造商:Microchip Technology 功能:Clock, Calendar. Alarm RTC 总线接口:I2C 日期格式:DW:DM:M:Y 时间格式:HH:MM:SS RTC 存储容量:64 B 电源电压-最大:5.5 V 电源电压-最小:1.8 V 最大工作温度:+ 85 C 最小工作温度: 安装风格:Through Hole 封装 / 箱体:PDIP-8 封装:Tube
DS1286+ 功能描述:实时时钟 RoHS:否 制造商:Microchip Technology 功能:Clock, Calendar. Alarm RTC 总线接口:I2C 日期格式:DW:DM:M:Y 时间格式:HH:MM:SS RTC 存储容量:64 B 电源电压-最大:5.5 V 电源电压-最小:1.8 V 最大工作温度:+ 85 C 最小工作温度: 安装风格:Through Hole 封装 / 箱体:PDIP-8 封装:Tube
DS1286I 功能描述:实时时钟 RoHS:否 制造商:Microchip Technology 功能:Clock, Calendar. Alarm RTC 总线接口:I2C 日期格式:DW:DM:M:Y 时间格式:HH:MM:SS RTC 存储容量:64 B 电源电压-最大:5.5 V 电源电压-最小:1.8 V 最大工作温度:+ 85 C 最小工作温度: 安装风格:Through Hole 封装 / 箱体:PDIP-8 封装:Tube
DS1286I+ 功能描述:实时时钟 RoHS:否 制造商:Microchip Technology 功能:Clock, Calendar. Alarm RTC 总线接口:I2C 日期格式:DW:DM:M:Y 时间格式:HH:MM:SS RTC 存储容量:64 B 电源电压-最大:5.5 V 电源电压-最小:1.8 V 最大工作温度:+ 85 C 最小工作温度: 安装风格:Through Hole 封装 / 箱体:PDIP-8 封装:Tube