参数资料
型号: DS1673S-5+T&R
厂商: Maxim Integrated Products
文件页数: 18/18页
文件大小: 0K
描述: IC CTRLR SYSTEM PORT 5V 20-SOIC
产品培训模块: Lead (SnPb) Finish for COTS
Obsolescence Mitigation Program
标准包装: 1,000
类型: 便携系统控制器
特点: 警报器,闰年,监视计时器
时间格式: HH:MM:SS(12/24 小时)
数据格式: YY-MM-DD-dd
接口: 3 线串口
电源电压: 4.5 V ~ 5.5 V
电压 - 电源,电池: 2.5 V ~ 3.7 V
工作温度: 0°C ~ 70°C
安装类型: 表面贴装
封装/外壳: 20-SOIC(0.295",7.50mm 宽)
供应商设备封装: 20-SOIC W
包装: 带卷 (TR)
DS1673
9 of 18
WATCHDOG TIME-OUT CONTROL Figure 5
WATCHDOG REGISTER
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
0
TD1
TD0
WATCHDOG REGISTER
TD1
TD0
WATCHDOG TIME-OUT
0
WATCHDOG DISABLED
0
1
250 ms
1
0
500 ms
1
1000 ms
ANALOG-TO-DIGITAL CONVERTER
The DS1673 provides a 3-channel, 8-bit analog-to-digital converter. The ADC reference voltage (2.55V
typical) is derived from an on-chip band-gap circuit. Three multiplexed analog inputs are provided
through the AIN0, AIN1, and AIN2 pins. The ADC is monotonic (no missing codes) and uses a
successive approximation technique to convert the analog signal into a digital code.
An A/D conversion is the process of assigning a digital code to an analog input voltage. This code
represents the input value as a fraction of the full-scale voltage (FSV) range. Thus, the FSV range is then
divided by the ADC into 256 codes (8 bits). The FSV range is bounded by an upper limit equal to the
reference voltage and the lower limit, which is ground. The DS1673 has a FSV of 2.55V (typical) that
provides a resolution of 10mV. An input voltage equal to the reference voltage converts to FFh while an
input voltage equal to ground converts to 00h. The relative linearity of the ADC is
0.5 LSB.
The A/D converter selects from one of three different analog inputs (AIN0–AIN2). The input that is
selected is determined by the Analog Input Select (AIS) bits in the Control Register. Table 2 lists the
specific analog input that is selected by these 2 bits. Note also that the converter can be turned off by
these bits to reduce power. When the ADC is turned on by setting AIS0 and AIS1 to any value other than
0,0 the analog input voltage is converted and written to the ADC Register within 488
s. An internal
analog filter at the input reduces high frequency noise. Subsequent updates occur approximately every
10ms. If AIS0 and/or AIS1 are changed, updates will occur at the next 10 ms conversion time.
The Conversion Update In Progress (CU) bit in the Status Register indicates when the ADC Register can
be read. When this bit is a 1, an update to the ADC Register will occur within 488
s maximum. However,
when this bit is 0 an update will not occur for at least 244
s. The CU bit should be polled before reading
the ADC Register to insure that the contents are stable during a read cycle. Once a read cycle to the ADC
Register has been started, the DS1673 will not update that register until the read cycle has been
completed. It should also be mentioned that taking CS low will abort the read cycle and will allow the
ADC Register to be updated.
Figure 6 illustrates the timing of the CU bit relative to an instruction to begin conversion and the
completion of that conversion.
相关PDF资料
PDF描述
DS1806E-010+ IC POT DIG SEXTET 10K 20-TSSOP
MAX5421AEUB+ IC VOLTAGE DIVIDER DGLT 10MSOP
MS3450W22-4S CONN RCPT 4POS WALL MNT W/SCKT
MAX5431AEUB+ IC VOLTAGE DIVIDER PGA 10-UMAX
M83723/78W14048 CONN PLUG 4POS STRAIGHT W/PINS
相关代理商/技术参数
参数描述
DS1674J 制造商:未知厂家 制造商全称:未知厂家 功能描述:Quad Clock Driver
DS1674J/A+ 制造商:未知厂家 制造商全称:未知厂家 功能描述:Quad Clock Driver
DS1675 制造商:未知厂家 制造商全称:未知厂家 功能描述:Industrial Control IC
DS1675J 制造商:未知厂家 制造商全称:未知厂家 功能描述:Memory Driver
DS1675J/A+ 制造商:未知厂家 制造商全称:未知厂家 功能描述:Memory Driver