参数资料
型号: DS1848E-050+T&R
厂商: Maxim Integrated Products
文件页数: 17/17页
文件大小: 0K
描述: IC RES/MEM TEMP 50/10K 14-TSSOP
产品培训模块: Lead (SnPb) Finish for COTS
Obsolescence Mitigation Program
标准包装: 1,000
接片: 256
电阻(欧姆): 10k,50k
电路数: 2
温度系数: 标准值 850 ppm/°C
存储器类型: 非易失
接口: I²C(设备位址)
电源电压: 3 V ~ 5.5 V
工作温度: -40°C ~ 95°C
安装类型: 表面贴装
封装/外壳: 14-TSSOP(0.173",4.40mm 宽)
供应商设备封装: 14-TSSOP
包装: 带卷 (TR)
DS1848
9 of 17
The master must terminate the write cycle with a STOP condition or the data clocked into the DS1848
will not be latched into permanent memory.
Acknowledge Polling: Once the internally-timed write has started and the DS1848 inputs are disabled,
acknowledge polling can be initiated. The process involves transmitting a START condition followed by
the device address. The R/W bit signifies the type of operation that is desired. The read or write sequence
will only be allowed to proceed if the internal write cycle has completed and the DS1848 responds with a
zero.
Read Operations: After receiving a matching address byte with the R/W bit set high, the device goes
into the read mode of operation. There are three read operations: current address read, random read, and
sequential address read.
CURRENT ADDRESS READ
The DS1848 has an internal address register that maintains the address used during the last read or write
operation, incremented by one. This data is maintained as long as VCC is valid. If the most recent address
was the last byte in memory, then the register resets to the first address. This address stays valid between
operations as long as power is available.
Once the device address is clocked in and acknowledged by the DS1848 with the R/W bit set to high, the
current address data word is clocked out. The master does not respond with a zero, but does generate a
STOP condition afterwards.
RANDOM READ
A random read requires a dummy byte write sequence to load in the data word address. Once the device
and data address bytes are clocked in by the master and acknowledged by the DS1848, the master must
generate another START condition. The master now initiates a current address read by sending the device
address with the read/write bit set high. The DS1848 will acknowledge the device address and serially
clocks out the data byte.
SEQUENTIAL ADDRESS READ
Sequential reads are initiated by either a current address read or a random address read. After the master
receives the first data byte, the master responds with an acknowledge. As long as the DS1848 receives
this acknowledge after a byte is read, the master may clock out additional data words from the DS1848.
After reaching address FFh, it resets to address 00h.
The sequential read operation is terminated when the master initiates a stop condition. The master does
not respond with a zero.
For a more detailed description of 2-wire theory of operation, refer to the next section.
相关PDF资料
PDF描述
VE-23K-MW CONVERTER MOD DC/DC 40V 100W
74LVX138MTCX DECODER/DEMUX 1-OF-8 LV 16TSSOP
VE-23J-MX-B1 CONVERTER MOD DC/DC 36V 75W
FS7140-02G-XTD IC CLOCK GEN PLL PROGR 16-SSOP
DS1848E-010+T&R IC RES/MEM TEMP 10/10K 14-TSSOP
相关代理商/技术参数
参数描述
DS1849B-000 制造商:Maxim Integrated Products 功能描述:FINISAR INTEGRATED CIRCUIT - Rail/Tube
DS1849B-004 制造商:Rochester Electronics LLC 功能描述: 制造商:Maxim Integrated Products 功能描述:
DS1849B-008 制造商:Maxim Integrated Products 功能描述:DUAL TEMPERATURE-CONTROLLED NV DAC - Rail/Tube
DS1849B-008+ 制造商:Maxim Integrated Products 功能描述:- Rail/Tube
DS1851 制造商:DALLAS 制造商全称:Dallas Semiconductor 功能描述:Dual Temperature-Controlled NV Digital-to-Analog Converters