参数资料
型号: DS3112
厂商: Maxim Integrated Products
文件页数: 126/133页
文件大小: 0K
描述: IC MUX TEMPE T3/E3 256-BGA
产品培训模块: Lead (SnPb) Finish for COTS
Obsolescence Mitigation Program
标准包装: 40
控制器类型: 调帧器,多路复用器
接口: 并行/串行
电源电压: 3.135 V ~ 3.465 V
电流 - 电源: 150mA
工作温度: 0°C ~ 70°C
安装类型: 表面贴装
封装/外壳: 256-LBGA
供应商设备封装: 256-PBGA(27x27)
包装: 管件
DS3112
92 of 133
Bit 6: Receive Packet End (RPE). This latched read-only event-status bit will be set to a one each time the HDLC
controller detects the finish of a message whether the packet is valid (CRC correct) or not (bad CRC, abort
sequence detected, packet too small, not an integral number of octets, or an overrun occurred). This bit will be
cleared when read and will not be set again until another message end is detected. The setting of this bit can cause a
hardware interrupt to occur if the RPE bit in the Interrupt Mask for HSR (IHSR) register is set to a one and the
HDLC bit in the Interrupt Mask for MSR (IMSR) register is set to a one. The interrupt will be allowed to clear
when this bit is read.
Bit 4: Receive FIFO High Watermark (RHWM). This read-only real-time status bit will be set to a one when the
receive FIFO contains more than the number of bytes configured by the Receive High Watermark Setting control
bits (RHWMS0 to RHWMS2) in the HDLC Control Register (HCR). This bit will be cleared when the FIFO
empties below the high watermark. The setting of this bit can cause a hardware interrupt to occur if the RHWM bit
in the Interrupt Mask for HSR (IHSR) register is set to a one and the HDLC bit in the Interrupt Mask for MSR
(IMSR) register is set to a one.
Bit 5: Receive Packet Start (RPS). This latched read-only event-status bit will be set to a one each time the
HDLC controller detects an opening byte of an HDLC packet. This bit will be cleared when read and will not be set
again until another message is detected. The setting of this bit can cause a hardware interrupt to occur if the RPS bit
in the Interrupt Mask for HSR (IHSR) register is set to a one and the HDLC bit in the Interrupt Mask for MSR
(IMSR) register is set to a one. The interrupt will be allowed to clear when this bit is read.
Bit 7: Transmit FIFO Underrun (TUDR). This latched read-only event-status bit will be set to a one each time
the transmit FIFO underruns and an abort is automatically sent. This bit will be cleared when read and will not be
set again until another underrun occurs (i.e., the FIFO has been written to and then allowed to empty again). The
setting of this bit can cause a hardware interrupt to occur if the TUDR bit in the Interrupt Mask for HSR (IHSR)
register is set to a one and the HDLC bit in the Interrupt Mask for MSR (IMSR) register is set to a one. The
interrupt will be allowed to clear when this bit is read.
Bits 8 to 11: Transmit FIFO Level Bits 0 to 3 (TFL0 to TFL3). These read-only real-time status bits indicate the
current depth of the transmit FIFO with a 16-byte resolution. These status bits cannot cause a hardware interrupt.
TFL3
TFL2
TFL1
TFL0
TRANSMIT FIFO LEVEL
0
empty to 15 bytes
0
1
16 to 31 bytes
0
1
0
32 to 47 bytes
0
1
48 to 63 bytes
0
1
0
64 to 79 bytes
0
1
0
1
80 to 95 bytes
0
1
0
96 to 111 bytes
0
1
112 to 127 bytes
1
0
128 to 143 bytes
1
0
1
144 to 159 bytes
1
0
1
0
160 to 175 bytes
1
0
1
176 to 191 bytes
1
0
192 to 207 bytes
1
0
1
208 to 223 bytes
1
0
224 to 239 bytes
1
240 to 256 bytes
Bit 12: Transmit FIFO Empty (TEMPTY). This read-only real-time status bit will be set to a one when the
transmit FIFO is empty. It will be cleared when the transmit FIFO contains one or more bytes. This status bit
cannot cause a hardware interrupt.
Bit 13: Receive FIFO Overrun (ROVR). This latched read-only event-status bit will be set to a one each time the
receive FIFO overruns. This bit will be cleared when read and will not be set again until another overrun occurs
相关PDF资料
PDF描述
V375A15C400BL3 CONVERTER MOD DC/DC 15V 400W
V375A15C400BL2 CONVERTER MOD DC/DC 15V 400W
V375A15C400B3 CONVERTER MOD DC/DC 15V 400W
VE-201-IX-S CONVERTER MOD DC/DC 12V 75W
V375A15C400B2 CONVERTER MOD DC/DC 15V 400W
相关代理商/技术参数
参数描述
DS3112+ 功能描述:网络控制器与处理器 IC TEMPE T3/E3 MUX FRMR & M13/E13/G.747 MUX RoHS:否 制造商:Micrel 产品:Controller Area Network (CAN) 收发器数量: 数据速率: 电源电流(最大值):595 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:PBGA-400 封装:Tray
DS3112+W 功能描述:网络控制器与处理器 IC TEMPE T3/E3 MUX FRMR & M13/E13/G.747 MUX RoHS:否 制造商:Micrel 产品:Controller Area Network (CAN) 收发器数量: 数据速率: 电源电流(最大值):595 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:PBGA-400 封装:Tray
DS3112D1 功能描述:网络控制器与处理器 IC TEMPE T3/E3 MUX FRMR & M13/E13/G.747 MUX RoHS:否 制造商:Micrel 产品:Controller Area Network (CAN) 收发器数量: 数据速率: 电源电流(最大值):595 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:PBGA-400 封装:Tray
DS3112D1+ 功能描述:网络控制器与处理器 IC TEMPE T3/E3 MUX FRMR & M13/E13/G.747 MUX RoHS:否 制造商:Micrel 产品:Controller Area Network (CAN) 收发器数量: 数据速率: 电源电流(最大值):595 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:PBGA-400 封装:Tray
DS3112DK 功能描述:网络开发工具 DS3112 Dev Kit RoHS:否 制造商:Rabbit Semiconductor 产品:Development Kits 类型:Ethernet to Wi-Fi Bridges 工具用于评估:RCM6600W 数据速率:20 Mbps, 40 Mbps 接口类型:802.11 b/g, Ethernet 工作电源电压:3.3 V