参数资料
型号: EP20K400BI652-1ES
元件分类: 电源监测
英文描述: Dual Voltage Monitor with Intergrated CPU Supervisor
中文描述: 双电压监视器集成CPU监控
文件页数: 66/114页
文件大小: 1623K
代理商: EP20K400BI652-1ES
Altera Corporation
55
APEX 20K Programmable Logic Device Family Data Sheet
SignalTap
Embedded
Logic Analyzer
APEX 20K devices include device enhancements to support the SignalTap
embedded logic analyzer. By including this circuitry, the APEX 20K
device provides the ability to monitor design operation over a period of
time through the IEEE Std. 1149.1 (JTAG) circuitry; a designer can analyze
internal logic at speed without bringing internal signals to the I/O pins.
This feature is particularly important for advanced packages such as
FineLine BGA packages because adding a connection to a pin during the
debugging process can be difficult after a board is designed and
manufactured.
IEEE Std.
1149.1 (JTAG)
Boundary-Scan
Support
All APEX 20K devices provide JTAG BST circuitry that complies with the
IEEE Std. 1149.1-1990 specification. The EP20K1500E device supports the
JTAG BYPASS instruction and the SignalTap instructions. JTAG
boundary-scan testing can be performed before or after configuration, but
not during configuration. APEX 20K devices can also use the JTAG port
for configuration with the Quartus II software or with hardware using
either Jam Files (.jam) or Jam Byte-Code Files (.jbc). Finally, APEX 20K
devices (except the EP20K1500E) use the JTAG port to monitor the logic
operation of the device with the SignalTap embedded logic analyzer.
APEX 20K devices support the JTAG instructions shown in Table 19.
Note:
(1)
The EP20K1500E device supports the JTAG BYPASS instruction and the SignalTap instructions.
Table 19. APEX 20K JTAG Instructions
JTAG Instruction
Description
SAMPLE/PRELOAD
Allows a snapshot of signals at the device pins to be captured and examined during
normal device operation, and permits an initial data pattern to be output at the device
pins. Also used by the SignalTap embedded logic analyzer.
EXTEST
Allows the external circuitry and board-level interconnections to be tested by forcing a
test pattern at the output pins and capturing test results at the input pins.
BYPASS
Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST
data to pass synchronously through selected devices to adjacent devices during
normal device operation.
USERCODE
Selects the 32-bit USERCODE register and places it between the TDI and TDO pins,
allowing the USERCODE to be serially shifted out of TDO.
IDCODE
Selects the IDCODE register and places it between TDI and TDO, allowing the
IDCODE to be serially shifted out of TDO.
ICR Instructions
Used when configuring an APEX 20K device via the JTAG port with a MasterBlasterTM
or ByteBlasterMVTM download cable, or when using a Jam File or Jam Byte-Code File
via an embedded processor.
SignalTap Instructions
Monitors internal device operation with the SignalTap embedded logic analyzer.
相关PDF资料
PDF描述
EP20K400BI652-2ES Dual Voltage Monitor with Intergrated CPU Supervisor
EP20K400BI652-3 Dual Voltage Monitor with Intergrated CPU Supervisor
EP20K400BI652-3ES Dual Voltage Monitor with Intergrated CPU Supervisor
EP20K400CB652I7ES Dual Voltage Monitor with Intergrated CPU Supervisor
EP20K400CB652I8ES Dual Voltage Monitor with Intergrated CPU Supervisor
相关代理商/技术参数
参数描述
EP20K400BI652-2 制造商:Rochester Electronics LLC 功能描述:- Bulk
EP20K400BI652-2ES 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA
EP20K400BI652-2V 功能描述:FPGA - 现场可编程门阵列 CPLD - APEX 20K 1664 Macros 502 IO RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
EP20K400BI652-3 制造商:未知厂家 制造商全称:未知厂家 功能描述:Field Programmable Gate Array (FPGA)
EP20K400BI652-3ES 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA