参数资料
型号: EP20K600CF1020I8ES
元件分类: CPU监测
英文描述: RTC Module With CPU Supervisor
中文描述: 时钟模块CPU监控
文件页数: 92/114页
文件大小: 1623K
代理商: EP20K600CF1020I8ES
Altera Corporation
79
APEX 20K Programmable Logic Device Family Data Sheet
Note to tables:
(1)
These timing parameters are sample-tested only.
Table 43. APEX 20KE External Bidirectional Timing Parameters
Symbol
Parameter
Condition
tINSUBIDIR
Setup time for bi-directional pins with global clock at LAB adjacent Input
Register
tINHBIDIR
Hold time for bi-directional pins with global clock at LabB adjacent Input
Register
tOUTCOBIDIR
Clock-to-output delay for bi-directional pins with global clock at IOE output
register
C1 = 35 pF
tXZBIDIR
Synchronous Output Enable Register to output buffer disable delay
C1 = 35 pF
tZXBIDIR
Synchronous Output Enable Register output buffer enable delay
C1 = 35 pF
tINSUBIDIRPLL
Setup time for bi-directional pins with PLL clock at LAB adjacent Input
Register
tINHBIDIRPLL
Hold time for bi-directional pins with PLL clock at LAB adjacent Input
Register
tOUTCOBIDIRPLL
Clock-to-output delay for bi-directional pins with PLL clock at IOE output
register
C1 = 35 pF
tXZBIDIRPLL
Synchronous Output Enable Register to output buffer disable delay with
PLL
C1 = 35 pF
tZXBIDIRPLL
Synchronous Output Enable Register output buffer enable delay with PLL
C1 = 35 pF
相关PDF资料
PDF描述
EP20K600CF1020I9ES ASIC
EP20K600CF33C7 FPGA
EP20K600CF33C8 RTC Module With CPU Supervisor
EP20K600CF33C9 FPGA
EP20K600CF672I7ES ASIC
相关代理商/技术参数
参数描述
EP20K600CF1020I9ES 制造商:未知厂家 制造商全称:未知厂家 功能描述:ASIC
EP20K600CF33C7 制造商:Rochester Electronics LLC 功能描述: 制造商:Altera Corporation 功能描述:
EP20K600CF33C8 制造商:Rochester Electronics LLC 功能描述: 制造商:Altera Corporation 功能描述:
EP20K600CF33C9 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA
EP20K600CF672C7 功能描述:FPGA - 现场可编程门阵列 CPLD - APEX 20K 2432 Macros 508 IO RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256