参数资料
型号: EP20K600EBC652-3
厂商: Altera
文件页数: 44/117页
文件大小: 0K
描述: IC APEX 20KE FPGA 600K 652-BGA
产品培训模块: Three Reasons to Use FPGA's in Industrial Designs
标准包装: 12
系列: APEX-20K®
LAB/CLB数: 2432
逻辑元件/单元数: 24320
RAM 位总计: 311296
输入/输出数: 488
门数: 1537000
电源电压: 1.71 V ~ 1.89 V
安装类型: 表面贴装
工作温度: 0°C ~ 85°C
封装/外壳: 652-BGA
供应商设备封装: 652-BGA(45x45)
32
Altera Corporation
APEX 20K Programmable Logic Device Family Data Sheet
Read/Write Clock Mode
The read/write clock mode contains two clocks. One clock controls all
registers associated with writing: data input, WE, and write address. The
other clock controls all registers associated with reading: read enable
(RE), read address, and data output. The ESB also supports clock enable
and asynchronous clear signals; these signals also control the read and
write registers independently. Read/write clock mode is commonly used
for applications where reads and writes occur at different system
frequencies. Figure 20 shows the ESB in read/write clock mode.
Figure 20. ESB in Read/Write Clock Mode
Notes to Figure 20:
(1)
All registers can be cleared asynchronously by ESB local interconnect signals, global signals, or the chip-wide reset.
(2)
APEX 20KE devices have four dedicated clocks.
Dedicated Clocks
2 or 4
4
D
ENA
Q
D
ENA
Q
D
ENA
Q
D
ENA
Q
D
ENA
Q
data[ ]
rdaddress[ ]
wraddress[ ]
RAM/ROM
128
× 16
256
× 8
512
× 4
1,024
× 2
2,048
× 1
Data In
Read Address
Write Address
Read Enable
Write Enable
Data Out
outclocken
inclocken
inclock
outclock
D
ENA
Q
Write
Pulse
Generator
rden
wren
Dedicated Inputs &
Global Signals
To MegaLAB,
FastTrack &
Local
Interconnect
(2)
相关PDF资料
PDF描述
170-037-173L020 CONN DB37 CRIMP MALE NICKEL
170-037-173L010 CONN DB37 CRIMP MALE NICKEL
ACB92DHRN-S329 CARD EXTEND PCI 184POS .050 3.3V
ABB92DHRN-S329 CARD EXTEND PCI 184POS .050 3.3V
93AA86BT-I/OT IC EEPROM 16KBIT 3MHZ SOT23-6
相关代理商/技术参数
参数描述
EP20K600EBC652-3ES 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA
EP20K600EBI652-1ES 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA
EP20K600EBI652-2ES 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA
EP20K600EBI652-2X 功能描述:FPGA - 现场可编程门阵列 CPLD - APEX 20K 2432 Macros 488 IO RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
EP20K600EBI652-3ES 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA