参数资料
型号: EP20K600EFC672-2N
厂商: Altera
文件页数: 2/117页
文件大小: 0K
描述: IC APEX 20KE FPGA 600K 672-FBGA
产品培训模块: Three Reasons to Use FPGA's in Industrial Designs
标准包装: 40
系列: APEX-20K®
LAB/CLB数: 2432
逻辑元件/单元数: 24320
RAM 位总计: 311296
输入/输出数: 508
门数: 1537000
电源电压: 1.71 V ~ 1.89 V
安装类型: 表面贴装
工作温度: 0°C ~ 85°C
封装/外壳: 672-BBGA
供应商设备封装: 672-BGA(27x27)
10
Altera Corporation
APEX 20K Programmable Logic Device Family Data Sheet
APEX 20K devices provide two dedicated clock pins and four dedicated
input pins that drive register control inputs. These signals ensure efficient
distribution of high-speed, low-skew control signals. These signals use
dedicated routing channels to provide short delays and low skews. Four
of the dedicated inputs drive four global signals. These four global signals
can also be driven by internal logic, providing an ideal solution for a clock
divider or internally generated asynchronous clear signals with high
fan-out. The dedicated clock pins featured on the APEX 20K devices can
also feed logic. The devices also feature ClockLock and ClockBoost clock
management circuitry. APEX 20KE devices provide two additional
dedicated clock pins, for a total of four dedicated clock pins.
MegaLAB Structure
APEX 20K devices are constructed from a series of MegaLABTM
structures. Each MegaLAB structure contains a group of logic array blocks
(LABs), one ESB, and a MegaLAB interconnect, which routes signals
within the MegaLAB structure. The EP20K30E device has 10 LABs,
EP20K60E through EP20K600E devices have 16 LABs, and the
EP20K1000E and EP20K1500E devices have 24 LABs. Signals are routed
between MegaLAB structures and I/O pins via the FastTrack
Interconnect. In addition, edge LABs can be driven by I/O pins through
the local interconnect. Figure 2 shows the MegaLAB structure.
Figure 2. MegaLAB Structure
ESB
MegaLAB Interconnect
Local
Interconnect
To Adjacent
LAB or IOEs
LABs
LE1
LE2
LE3
LE4
LE5
LE6
LE7
LE8
LE9
LE10
LE1
LE2
LE3
LE4
LE5
LE6
LE7
LE8
LE9
LE10
LE1
LE2
LE3
LE4
LE5
LE6
LE7
LE8
LE9
LE10
相关PDF资料
PDF描述
93LC46CX-I/SN IC EEPROM 1KBIT 3MHZ 8SOIC
EP20K600EFC672-2 IC APEX 20KE FPGA 600K 672-FBGA
A54SX32-1BG313M IC FPGA SX 48K GATES 313-BGA
EP4SGX70DF29I3N IC STRATIX IV FPGA 70K 780FBGA
93AA46CX-I/SN IC EEPROM 1KBIT 3MHZ 8SOIC
相关代理商/技术参数
参数描述
EP20K600EFC672-2X 功能描述:FPGA - 现场可编程门阵列 CPLD - APEX 20K 2432 Macros 508 IO RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
EP20K600EFC672-3 功能描述:FPGA - 现场可编程门阵列 CPLD - APEX 20K 2432 Macro 508 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
EP20K600EFC672-3ES 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA
EP20K600EFC672-3N 功能描述:FPGA - 现场可编程门阵列 CPLD - APEX 20K 2432 Macro 508 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
EP20K600EFI1020-1 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA