参数资料
型号: EPM570M100I5N
厂商: Altera
文件页数: 1/6页
文件大小: 0K
描述: IC MAX II CPLD 570 LE 100-MBGA
标准包装: 429
系列: MAX® II
可编程类型: 系统内可编程
最大延迟时间 tpd(1): 5.4ns
电压电源 - 内部: 2.5V,3.3V
逻辑元件/逻辑块数目: 570
宏单元数: 440
输入/输出数: 76
工作温度: -40°C ~ 100°C
安装类型: 表面贴装
封装/外壳: 100-TFBGA
供应商设备封装: 100-MBGA(6x6)
包装: 托盘
产品目录页面: 603 (CN2011-ZH PDF)
其它名称: 544-1714
1. Introduction
Introduction
The MAX II family of instant-on, non-volatile CPLDs is based on a 0.18-m,
6-layer-metal-flash process, with densities from 240 to 2,210 logic elements (LEs) (128
to 2,210 equivalent macrocells) and non-volatile storage of 8 Kbits. MAX II devices
offer high I/O counts, fast performance, and reliable fitting versus other CPLD
architectures. Featuring MultiVolt core, a user flash memory (UFM) block, and
enhanced in-system programmability (ISP), MAX II devices are designed to reduce
cost and power while providing programmable solutions for applications such as bus
bridging, I/O expansion, power-on reset (POR) and sequencing control, and device
configuration control.
Features
The MAX II CPLD has the following features:
Low-cost, low-power CPLD
Instant-on, non-volatile architecture
Standby current as low as 25 A
Provides fast propagation delay and clock-to-output times
Provides four global clocks with two clocks available per logic array block (LAB)
UFM block up to 8 Kbits for non-volatile storage
MultiVolt core enabling external supply voltages to the device of either
3.3 V/2.5 V or 1.8 V
MultiVolt I/O interface supporting 3.3-V, 2.5-V, 1.8-V, and 1.5-V logic levels
Bus-friendly architecture including programmable slew rate, drive strength,
bus-hold, and programmable pull-up resistors
Schmitt triggers enabling noise tolerant inputs (programmable per pin)
I/Os are fully compliant with the Peripheral Component Interconnect Special
Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2 for 3.3-V
operation at 66 MHz
Supports hot-socketing
Built-in Joint Test Action Group (JTAG) boundary-scan test (BST) circuitry
compliant with IEEE Std. 1149.1-1990
ISP circuitry compliant with IEEE Std. 1532
MII51001-1.9
相关PDF资料
PDF描述
EPM7128AELC84-10 IC MAX 7000 CPLD 128 84-PLCC
5-640867-0 20P MTA156 EDGE CONN ASSY LF
5M570ZF256C5N IC MAX V CPLD 570 LE 256-FBGA
EPM240T100C3N IC MAX II CPLD 240 LE 100-TQFP
5-640866-0 20CIR MTA156 P/M EDG/CONN LF
相关代理商/技术参数
参数描述
EPM570M256C4N 功能描述:CPLD - 复杂可编程逻辑器件 CPLD - MAX II 440 Macro 160 IO RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100
EPM570M256C5N 功能描述:CPLD - 复杂可编程逻辑器件 CPLD - MAX II 440 Macro 160 IO RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100
EPM570M256I5N 功能描述:CPLD - 复杂可编程逻辑器件 CPLD - MAX II 440 Macro 160 IO RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100
EPM570T100A 制造商:ALTERA 制造商全称:Altera Corporation 功能描述:MAX II Device Family
EPM570T100A5N 功能描述:CPLD - 复杂可编程逻辑器件 CPLD - MAX II 440 Macro 76 IOs RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100