参数资料
型号: EPM7512BQC208-7
厂商: ALTERA CORP
元件分类: PLD
英文描述: EE PLD, 5.5 ns, PQFP208
封装: PLASTIC, QFP-208
文件页数: 18/66页
文件大小: 962K
代理商: EPM7512BQC208-7
Altera Corporation
25
MAX 7000B Programmable Logic Device Data Sheet
Programmable Pull-Up Resistor
Each MAX 7000B device I/O pin provides an optional programmable
pull-up resistor during user mode. When this feature is enabled for an I/O
pin, the pull-up resistor (typically 50 k) weakly holds the output to
VCCIO level.
Bus Hold
Each MAX 7000B device I/O pin provides an optional bus-hold feature.
When this feature is enabled for an I/O pin, the bus-hold circuitry weakly
holds the signal at its last driven state. By holding the last driven state of
the pin until the next input signals is present, the bus-hold feature can
eliminate the need to add external pull-up or pull-down resistors to hold
a signal level when the bus is tri-stated. The bus-hold circuitry also pulls
undriven pins away from the input threshold voltage where noise can
cause unintended high-frequency switching. This feature can be selected
individually for each I/O pin. The bus-hold output will drive no higher
than VCCIO to prevent overdriving signals. The propagation delays
through the input and output buffers in MAX 7000B devices are not
affected by whether the bus-hold feature is enabled or disabled.
The bus-hold circuitry weakly pulls the signal level to the last driven state
through a resistor with a nominal resistance (RBH) of approximately
8.5 k. Table 12 gives specific sustaining current that will be driven
through this resistor and overdrive current that will identify the next
driven input level. This information is provided for each VCCIO voltage
level.
The bus-hold circuitry is active only during user operation. At power-up,
the bus-hold circuit initializes its initial hold value as VCC approaches the
recommended operation conditions. When transitioning from ISP to User
Mode with bus hold enabled, the bus-hold circuit captures the value
present on the pin at the end of programming.
Table 12. Bus Hold Parameters
Parameter
Conditions
VCCIO Level
Units
1.8 V
2.5 V
3.3 V
MinMax
Low sustaining current
VIN > VIL (max)
30
50
70
μA
High sustaining current
VIN < VIH (min)
–30
–50
–70
μA
Low overdrive current
0 V < VIN < VCCIO
200
300
500
μA
High overdrive current
0 V < VIN < VCCIO
–295
–435
–680
μA
相关PDF资料
PDF描述
EPM7512BTC144-10 EE PLD, 5.5 ns, PQFP144
EPM7512BTC144-7 EE PLD, 5.5 ns, PQFP144
EPM7512BBC256-5 EE PLD, 5.5 ns, PBGA256
EPM7512BFC256-5 EE PLD, 5.5 ns, PBGA256
EPM7512BQC208-5 EE PLD, 5.5 ns, PQFP208
相关代理商/技术参数
参数描述
EPM7512BTC144-10 功能描述:CPLD - 复杂可编程逻辑器件 CPLD - MAX 7000 512 Macro 36 IOs RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100
EPM7512BTC144-5 功能描述:CPLD - 复杂可编程逻辑器件 CPLD - MAX 7000 512 Macro 36 IOs RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100
EPM7512BTC144-7 功能描述:CPLD - 复杂可编程逻辑器件 CPLD - MAX 7000 512 Macro 36 IOs RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100
EPM7512BUC169-10 功能描述:CPLD - 复杂可编程逻辑器件 CPLD - MAX 7000 512 Macro 100 IOs RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100
EPM7512BUC169-5 功能描述:CPLD - 复杂可编程逻辑器件 CPLD - MAX 7000 512 Macro 100 IOs RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100