参数资料
型号: GS8150Z36
厂商: GSI TECHNOLOGY
英文描述: 16Mb Pipelined and Flow Through Synchronous NBT SRAM(16M位流水线式和流通型同步NBT静态RAM)
中文描述: 16Mb的流水线和流量,通过同步唑的SRAM(1,600位流水线式和流通型同步唑静态内存)
文件页数: 11/24页
文件大小: 474K
代理商: GS8150Z36
Rev: 1.01 11/2000
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
11/24
2000, Giga Semiconductor, Inc.
Preliminary
GS8150Z18/36T-225/200/180/166/150/133
Burst Cycles
Although NBT RAMs are designed to sustain 100% bus bandwidth by eliminating turnaround cycle when there is transition from
read to write, multiple back-to-back reads or writes may also be performed. NBT SRAMs provide an on-chip burst address
generator that can be utilized, if desired, to further simplify burst read or write implementations. The ADV control pin, when
driven high, commands the SRAM to advance the internal address counter and use the counter generated address to read or write
the SRAM. The starting address for the first cycle in a burst cycle series is loaded into the SRAM by driving the ADV pin low, into
Load mode.
Burst Order
The burst address counter wraps around to its initial state after four addresses (the loaded address and three more) have been
accessed. The burst sequence is determined by the state of the Linear Burst Order pin (LBO). When this pin is low, a linear burst
sequence is selected. When the RAM is installed with the LBO pin tied high, Interleaved burst sequence is selected. See the tables
below for details.
Mode Pin Functions
Note:
There is a pull-up device on the and FT pin and a pull-down device on the ZZ pin, so those input pins can be unconnected and the
chip will operate in the default states as specified in the above tables.
Burst Counter Sequences
Linear Burst Sequence
BPR 1999.05.18
Sleep Mode
During normal operation, ZZ must be pulled low, either by the user or by it’s internal pull down resistor. When ZZ is pulled high,
the SRAM will enter a Power Sleep mode after 2 cycles. At this time, internal state of the SRAM is preserved. When ZZ returns to
low, the SRAM operates normally after 2 cycles of wake up time.
Mode Name
Pin
Name
State
Function
Burst Order Control
LBO
L
H
L
Linear Burst
Interleaved Burst
Flow Through
Pipeline
Active
Standby, I
DD
= I
SB
Output Register Control
FT
H or NC
L or NC
Power Down Control
ZZ
H
Note: The burst counter wraps to initial state on the 5th clock.
I
nterleaved Burst Sequence
Note: The burst counter wraps to initial state on the 5th clock.
A[1:0] A[1:0] A[1:0] A[1:0]
1st address
00
01
10
11
2nd address
01
10
11
00
3rd address
10
11
00
01
4th address
11
00
01
10
A[1:0] A[1:0] A[1:0] A[1:0]
1st address
00
01
10
11
2nd address
01
00
11
10
3rd address
10
11
00
01
4th address
11
10
01
00
相关PDF资料
PDF描述
GS815136 16Mb(512K x 36Bit) Sync Burst SRAM(16M位(512K x 36位it)同步静态RAM(带2位脉冲地址计数器))
GS815118 16Mb(1M x 18Bit) Sync Burst SRAM(16M位(1M x 18位)同步静态RAM(带2位脉冲地址计数器))
GS8151E18 16Mb(1M x 18Bit) Sync Burst SRAM(16M位(1M x 18位)同步静态RAM(带2位脉冲地址计数器))
GS8151E36 16Mb(512K x 36Bit) Sync Burst SRAM(16M位(512K x 36位)同步静态RAM(带2位脉冲地址计数器))
GS8151Z18 16Mb Pipelined and Flow Through Synchronous NBT SRAM(16M位流水线式和流通型同步NBT静态RAM)
相关代理商/技术参数
参数描述
GS815V018AB-250 制造商:GSI Technology 功能描述:GS815V018AB-250 - Trays
GS815V018AB-250I 制造商:GSI Technology 功能描述:GS815V018AB-250I - Trays
GS815V018AB-300 制造商:GSI Technology 功能描述:GS815V018AB-300 - Trays
GS815V018AB-300I 制造商:GSI Technology 功能描述:GS815V018AB-300I - Trays
GS815V018AB-333 制造商:GSI Technology 功能描述:GS815V018AB-333 - Trays