参数资料
型号: GS8162Z18BB-250
厂商: GSI TECHNOLOGY
元件分类: DRAM
英文描述: 18Mb Pipelined and Flow Through Synchronous NBT SRAM
中文描述: 1M X 18 ZBT SRAM, 5.5 ns, PBGA119
封装: FPBGA-119
文件页数: 12/34页
文件大小: 788K
代理商: GS8162Z18BB-250
GS8162Z18/36B(B/D)
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.04a 2/2006
12/34
2004, GSI Technology
Burst Cycles
Although NBT RAMs are designed to sustain 100% bus bandwidth by eliminating turnaround cycle when there is transition from
read to write, multiple back-to-back reads or writes may also be performed. NBT SRAMs provide an on-chip burst address
generator that can be utilized, if desired, to further simplify burst read or write implementations. The ADV control pin, when
driven high, commands the SRAM to advance the internal address counter and use the counter generated address to read or write
the SRAM. The starting address for the first cycle in a burst cycle series is loaded into the SRAM by driving the ADV pin low, into
Load mode.
Burst Order
The burst address counter wraps around to its initial state after four addresses (the loaded address and three more) have been
accessed. The burst sequence is determined by the state of the Linear Burst Order pin (LBO). When this pin is Low, a linear burst
sequence is selected. When the RAM is installed with the LBO pin tied high, Interleaved burst sequence is selected. See the tables
below for details.
FLXDrive
The ZQ pin allows selection between NBT RAM nominal drive strength (ZQ low) for multi-drop bus applications and low drive
strength (ZQ floating or high) point-to-point applications. See the Output Driver Characteristics chart for details.
Mode Pin Functions
Mode Name
Pin
Name
State
Function
Burst Order Control
LBO
L
H
L
Linear Burst
Interleaved Burst
Flow Through
Pipeline
Active
Standby, I
DD
= I
SB
High Drive (Low Impedance)
Low Drive (High Impedance)
Output Register Control
FT
H or NC
L or NC
Power Down Control
ZZ
H
FLXDrive Output Impedance Control
ZQ
L
H or NC
Note:
There are pull-up devices on the ZQ and FT pins and a pull-down device on the ZZ pin, so those input pins can be unconnected and the chip will
operate in the default states as specified in the above tables.
相关PDF资料
PDF描述
GS8162Z18BB-250I 18Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8162Z18BD-150 18Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8162Z18BD-150I 18Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8162Z18BD-200 18Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8162Z18BD-200I 18Mb Pipelined and Flow Through Synchronous NBT SRAM
相关代理商/技术参数
参数描述
GS8162Z18BD-200 制造商:GSI Technology 功能描述:SRAM SYNC SGL 2.5V/3.3V 18MBIT 1MX18 6.5NS/3NS 165FBGA - Trays
GS8162Z18BD-200I 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 2.5V/3.3V 18MBIT 1MX18 6.5NS/3NS 165FBGA - Trays
GS8162Z18BD-200IV 制造商:GSI Technology 功能描述:SRAM SYNC SGL 1.8V/2.5V 18MBIT 1MX18 6.5NS/3NS 165FBGA - Trays
GS8162Z18BD-200M 制造商:GSI Technology 功能描述:165 BGA - Bulk
GS8162Z18BD-200V 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 1.8V/2.5V 18MBIT 1MX18 6.5NS/3NS 165FPBGA - Trays