参数资料
型号: GS8162Z18D-225
厂商: GSI TECHNOLOGY
元件分类: DRAM
英文描述: 18Mb Pipelined and Flow Through Synchronous NBT SRAM
中文描述: 1M X 18 ZBT SRAM, 6 ns, PBGA165
封装: 13 X 15 MM, 1 MM PITCH, FBGA-165
文件页数: 14/38页
文件大小: 838K
代理商: GS8162Z18D-225
GS8162Z18(B/D)/GS8162Z36(B/D)/GS8162Z72(C)
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 2.21 11/2004
14/38
1999, GSI Technology
Burst Cycles
Although NBT RAMs are designed to sustain 100% bus bandwidth by eliminating turnaround cycle when there is transition from
read to write, multiple back-to-back reads or writes may also be performed. NBT SRAMs provide an on-chip burst address
generator that can be utilized, if desired, to further simplify burst read or write implementations. The ADV control pin, when
driven high, commands the SRAM to advance the internal address counter and use the counter generated address to read or write
the SRAM. The starting address for the first cycle in a burst cycle series is loaded into the SRAM by driving the ADV pin low, into
Load mode.
Burst Order
The burst address counter wraps around to its initial state after four addresses (the loaded address and three more) have been
accessed. The burst sequence is determined by the state of the Linear Burst Order pin (LBO). When this pin is Low, a linear burst
sequence is selected. When the RAM is installed with the LBO pin tied high, Interleaved burst sequence is selected. See the tables
below for details.
FLXDrive
The ZQ pin allows selection between NBT RAM nominal drive strength (ZQ low) for multi-drop bus applications and low drive
strength (ZQ floating or high) point-to-point applications. See the Output Driver Characteristics chart for details.
Mode Pin Functions
Note:
There is a are pull-up devicesonthe ZQ and FT pins and a pull-down device on the ZZ pin, so thosethis input pins can be unconnected and
the chip will operate in the default states as specified in the above tables.
Mode Name
Pin Name
State
L
H
L
H or NC
L or NC
Function
Linear Burst
Interleaved Burst
Flow Through
Pipeline
Active
Standby, I
DD
= I
SB
High Drive (Low Impedance)
Low Drive (High Impedance)
Burst Order Control
LBO
Output Register Control
FT
Power Down Control
ZZ
H
FLXDrive Output Impedance Control
ZQ
L
H or NC
相关PDF资料
PDF描述
GS8162Z18D-225I 18Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8162Z18D-250 18Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8162Z18D-250I 18Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8162Z36B-133 18Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8162Z36B-133I 18Mb Pipelined and Flow Through Synchronous NBT SRAM
相关代理商/技术参数
参数描述
GS8162Z18DB-150 制造商:GSI Technology 功能描述:119 BGA - Bulk
GS8162Z18DB-200 制造商:GSI Technology 功能描述:119 BGA - Bulk
GS8162Z18DB-200V 制造商:GSI Technology 功能描述:119 BGA - Bulk
GS8162Z18DB-250 制造商:GSI Technology 功能描述:119 BGA - Bulk
GS8162Z18DB-333 制造商:GSI Technology 功能描述:119 BGA - Bulk