参数资料
型号: GS8642Z72GC-250
厂商: GSI TECHNOLOGY
元件分类: DRAM
英文描述: 72Mb Pipelined and Flow Through Synchronous NBT SRAM
中文描述: 1M X 72 ZBT SRAM, 6.5 ns, PBGA209
封装: 22 X 14 MM, 1 MM PITCH, ROHS COMPLIANT, BGA-209
文件页数: 13/34页
文件大小: 872K
代理商: GS8642Z72GC-250
Product Preview
GS8642Z18(B)/GS8642Z36(B)/GS8642Z72(C)
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.02 5/2005
13/34
2004, GSI Technology
Burst Cycles
Although NBT RAMs are designed to sustain 100% bus bandwidth by eliminating turnaround cycle when there is transition from
read to write, multiple back-to-back reads or writes may also be performed. NBT SRAMs provide an on-chip burst address
generator that can be utilized, if desired, to further simplify burst read or write implementations. The ADV control pin, when
driven high, commands the SRAM to advance the internal address counter and use the counter generated address to read or write
the SRAM. The starting address for the first cycle in a burst cycle series is loaded into the SRAM by driving the ADV pin low, into
Load mode.
Burst Order
The burst address counter wraps around to its initial state after four addresses (the loaded address and three more) have been
accessed. The burst sequence is determined by the state of the Linear Burst Order pin (LBO). When this pin is Low, a linear burst
sequence is selected. When the RAM is installed with the LBO pin tied high, Interleaved burst sequence is selected. See the tables
below for details.
FLXDrive
The ZQ pin allows selection between NBT RAM nominal drive strength (ZQ low) for multi-drop bus applications and low drive
strength (ZQ floating or high) point-to-point applications. See the Output Driver Characteristics chart for details.
Mode Pin Functions
Mode Name
Pin Name
State
Function
Burst Order Control
LBO
L
Linear Burst
H
Interleaved Burst
Output Register Control
FT
L
Flow Through
H or NC
Pipeline
Power Down Control
ZZ
L or NC
Active
H
Standby, I
DD
= I
SB
FLXDrive Output Impedance Control
ZQ
L
High Drive (Low Impedance)
H or NC
Low Drive (High Impedance)
Note:
Thereis a are pull-up devicesonthe ZQ and FT pins and a pull-down device on the ZZ pin, so thosethis input pins can be unconnected and
the chip will operate in the default states as specified in the above tables.
相关PDF资料
PDF描述
GS8642Z72GC-250I 72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8642Z72GC-300 72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8642Z72GC-300I 72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8642Z18GB-200 72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8642Z18GB-200I 72Mb Pipelined and Flow Through Synchronous NBT SRAM
相关代理商/技术参数
参数描述
GS8642Z72GC-250I 制造商:GSI 制造商全称:GSI Technology 功能描述:72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8642Z72GC-300 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 2.5V/3.3V 72MBIT 1MX72 5.5NS/3NS 209FBGA - Trays
GS8642Z72GC-300I 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 2.5V/3.3V 72MBIT 1MX72 5.5NS/3NS 209FBGA - Trays
GS8642Z72GC-300IV 制造商:GSI Technology 功能描述:72MB S/DCD SYNCH BURST SRAM - Bulk
GS8642Z72GC-300V 制造商:GSI Technology 功能描述:72MB S/DCD SYNCH BURST SRAM - Bulk