参数资料
型号: ICS1562BM-201LF
厂商: IDT, Integrated Device Technology Inc
文件页数: 2/20页
文件大小: 0K
描述: IC VIDEO CLK SYNTHESIZER 16-SOIC
标准包装: 48
类型: 时钟/频率合成器,时钟发生器,扇出配送
PLL:
输入: CMOS,TTL,晶体
输出: CMOS,PECL
电路数: 1
比率 - 输入:输出: 1:3
差分 - 输入:输出: 无/是
频率 - 最大: 260MHz
除法器/乘法器: 是/是
电源电压: 4.75 V ~ 5.25 V
工作温度: 0°C ~ 70°C
安装类型: 表面贴装
封装/外壳: 16-SOIC(0.154",3.90mm 宽)
供应商设备封装: 16-SOIC
包装: 管件
其它名称: 1562BM-201LF
REG#
BIT(S)
BIT REF.
DESCRIPTION
11
0-1
S[0]..S[1]
PLL post-scaler/test mode select bits
S[1] S[0]
DESCRIPTION
0
Post-scaler=1. F(CLK)=F(PLL). The output of the N1 divider
drives the LOAD output which, in turn, drives the N2 divider.
0
1
Post-scaler=2. F(CLK)=F(PLL)/2. The output of the N1 divider
drives the LOAD output which, in turn, drives the N2 divider.
1
0
Post-scaler=4. F(CLK)=F(PLL)/4. The output of the N1 divider
drives the LOAD output which, in turn, drives the N2 divider.
1
AUXEN CLOCK MODE. The AUXCLK bit drives the differential
outputs CLK+ and CLK- and the AUXN1 bit drives the LOAD
output which, in turn, drives the N2 divider.
11
2
AUX_CLK
When in the AUXEN clock mode, this bit controls the differential
outputs.
11
3
AUX_N1
When in the AUXEN clock mode, this bit controls the LOAD output
(and consequently the N2 output according to its programming).
When not in the AUXEN clock mode, this bit, if set to one, will over-
ride the N1 divider modulus and output the VCO frequency divided
by two [F(PLL)/2] at the LOAD output.
12
0
RESERVED
Must be set to zero.
12
1
JAMPLL
Tristates phase detector outputs; resets phase detector logic, and
resets R, A, M, and N2 counters.
12
2
DACRST
Set to zero for normal operation. When set to one, the CLK+output
is kept high and the CLK- output is kept low. (All other device func-
tions are unaffected.) When returned to zero, the CLK+ and CLK-
outputs will resume toggling on a rising edge of the LD output
(+/- 1 CLK period). To initiate a RAMDAC reset sequence,
simply write a one to this register bit followed by a zero.
12
3
SELXTAL
When set to logic 1, passes the reference frequency to the post-scaler.
15
0
ALTLOOP
Controls substitution of N1 and N2 dividers into feedback loop of PLL.
When this bit is a logic 1, the N1 and N2 dividers are used.
15
3
PDRSTEN
Phase-detector reset enable control bit. When this bit is set, the AD3
pin becomes a transparent reset input to the phase detector.
See "Internal Feedback Operation" section for more
details on the operation of this function.
ICS1562B
10
相关PDF资料
PDF描述
VI-J0R-MZ-F4 CONVERTER MOD DC/DC 7.5V 25W
JN2DS10SL1-R CONN PLUG 10POS #22 CRIMP SOCKET
VE-J0P-MZ-F2 CONVERTER MOD DC/DC 13.8V 25W
VI-B0R-MY-F4 CONVERTER MOD DC/DC 7.5V 50W
AD5348BRUZ IC DAC 12BIT OCTAL VOUT 38-TSSOP
相关代理商/技术参数
参数描述
ICS1562BM-201LFT 功能描述:IC VIDEO CLK SYNTHESIZER 16-SOIC RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:- 标准包装:1,000 系列:- 类型:时钟/频率合成器,扇出分配 PLL:- 输入:- 输出:- 电路数:- 比率 - 输入:输出:- 差分 - 输入:输出:- 频率 - 最大:- 除法器/乘法器:- 电源电压:- 工作温度:- 安装类型:表面贴装 封装/外壳:56-VFQFN 裸露焊盘 供应商设备封装:56-VFQFP-EP(8x8) 包装:带卷 (TR) 其它名称:844S012AKI-01LFT
ICS1562BM-201T 功能描述:IC VIDEO CLK SYNTHESIZER 16-SOIC RoHS:否 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:- 产品变化通告:Product Discontinuation 04/May/2011 标准包装:96 系列:- 类型:时钟倍频器,零延迟缓冲器 PLL:带旁路 输入:LVTTL 输出:LVTTL 电路数:1 比率 - 输入:输出:1:8 差分 - 输入:输出:无/无 频率 - 最大:133.3MHz 除法器/乘法器:是/无 电源电压:3 V ~ 3.6 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:16-TSSOP(0.173",4.40mm 宽) 供应商设备封装:16-TSSOP 包装:管件 其它名称:23S08-5HPGG
ICS1562BM-XXX 制造商:ICS 制造商全称:ICS 功能描述:User Programmable Differential Output Graphics Clock Generator
ICS1567 制造商:ICS 制造商全称:ICS 功能描述:Differential Output Video Dot Clock Generator
ICS1567-742 制造商:ICS 制造商全称:ICS 功能描述:Differential Output Video Dot Clock Generator