参数资料
型号: ICS1562BM-201LFT
厂商: IDT, Integrated Device Technology Inc
文件页数: 3/20页
文件大小: 0K
描述: IC VIDEO CLK SYNTHESIZER 16-SOIC
标准包装: 2,500
类型: 时钟/频率合成器,时钟发生器,扇出配送
PLL:
输入: CMOS,TTL,晶体
输出: CMOS,PECL
电路数: 1
比率 - 输入:输出: 1:3
差分 - 输入:输出: 无/是
频率 - 最大: 260MHz
除法器/乘法器: 是/是
电源电压: 4.75 V ~ 5.25 V
工作温度: 0°C ~ 70°C
安装类型: 表面贴装
封装/外壳: 16-SOIC(0.154",3.90mm 宽)
供应商设备封装: 16-SOIC
包装: 带卷 (TR)
其它名称: 1562BM-201LFT
Register Mapping - ICS1562B-201 (Serial Programming Option)
NOTE: IT IS NOT NECESSARY TO UNDERSTAND THE FUNCTION OF THESE BITS TO USE THE ICS1562B. PC SOFTWARE IS AVAILABLE
FROM ICS TO AUTOMATICALLY GENERATE ALL REGISTER VALUES BASED ON REQUIREMENTS. CONTACT FACTORY FOR DETAILS.
BIT(S)
BIT REF.
DESCRIPTION
1-4
N1[0]..N1[3]
Sets N1 modulus according to this table. These bits are set to implement
a divide-by-four on power-up.
N1[3]
N1[2]
N1[1]
N1[0]
RATIO
0000
3
0001
4
0010
4
0011
5
0100
6
0101
8
0110
8
0111
10
1X
0
12
1X
0
1
16
1X
1
0
16
1X
1
20
5
RESERVED
Must be set to zero.
6
JAMPLL
Tristates phase detector outputs, resets phase detector logic, and resets
R, A, M, and N2 counters.
7
DACRST
Set to zero for normal operations. When set to one, the CLK+ output is
kept high and the CLK- output is kept low. (All other device functions are
unaffected.) When returned to zero, the CLK+ and CLK- outputs will
resume toggling on a rising edge of the LD output (+/
1 CLK period).
To initiate a RAMDAC reset sequence, simply write a one to this register
bit followed by a zero.
8
SELXTAL
When set to logic 1, passes the reference frequency to the post-scaler.
9
ALTLOOP
Controls substitution of N1 and N2 dividers into feedback loop of PLL.
When this bit is a logic 1, the N1 and N2 dividers are used.
10
SCEN
VRAM shift clock enable bit. When logic 1, the BLANK pin can be used
to disable the LD/N2 output.
11
EXTFBKEN
External PLL feedback select. When logic 1, the EXTFBK pin is used for
the phase-frequency detector feedback input.
12
PDRSTEN
Phase detector reset enable control bit. When this bit is set, a high level
on the BLANK input will disable PLL locking. See "Internal Feedback
Operation" section for more details on the operation of this function.
ICS1562B
11
相关PDF资料
PDF描述
MS27497E22A1S CONN RCPT 100POS WALL MNT W/SCKT
VI-B0M-MY-F1 CONVERTER MOD DC/DC 10V 50W
VE-26B-MW-F3 CONVERTER MOD DC/DC 95V 100W
GTC02R-28-7S CONN RCPT 2POS BOX MNT W/SCKT
VI-B02-MY-F4 CONVERTER MOD DC/DC 15V 50W
相关代理商/技术参数
参数描述
ICS1562BM-201T 功能描述:IC VIDEO CLK SYNTHESIZER 16-SOIC RoHS:否 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:- 产品变化通告:Product Discontinuation 04/May/2011 标准包装:96 系列:- 类型:时钟倍频器,零延迟缓冲器 PLL:带旁路 输入:LVTTL 输出:LVTTL 电路数:1 比率 - 输入:输出:1:8 差分 - 输入:输出:无/无 频率 - 最大:133.3MHz 除法器/乘法器:是/无 电源电压:3 V ~ 3.6 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:16-TSSOP(0.173",4.40mm 宽) 供应商设备封装:16-TSSOP 包装:管件 其它名称:23S08-5HPGG
ICS1562BM-XXX 制造商:ICS 制造商全称:ICS 功能描述:User Programmable Differential Output Graphics Clock Generator
ICS1567 制造商:ICS 制造商全称:ICS 功能描述:Differential Output Video Dot Clock Generator
ICS1567-742 制造商:ICS 制造商全称:ICS 功能描述:Differential Output Video Dot Clock Generator
ICS1567M-742 制造商:未知厂家 制造商全称:未知厂家 功能描述:Video/Graphics Clock Generator