参数资料
型号: ICS1893AFLF
厂商: IDT, Integrated Device Technology Inc
文件页数: 48/136页
文件大小: 0K
描述: PHYCEIVER LOW PWR 3.3V 48-SSOP
标准包装: 30
系列: PHYceiver™
类型: PHY 收发器
规程: MII
电源电压: 3.14 V ~ 3.47 V
安装类型: 表面贴装
封装/外壳: 48-BSSOP(0.295",7.50mm 宽)
供应商设备封装: 48-SSOP
包装: 管件
其它名称: 1893AFLF
800-2353-5
ICS1893AFLF-ND
Chapter 5
Operating Modes Overview
ICS1893AF, Rev. D 10/26/04
October, 2004
19
ICS1893AF Data Sheet - Release
Copyright 2004, Integrated Circuit Systems, Inc.
All rights reserved.
5.1
Reset Operations
This section first discusses reset operations in general and then specific ways in which the ICS1893AF can
be configured for various reset options.
5.1.1
General Reset Operations
The following reset operations apply to all the specific ways in which the ICS1893AF can be reset, which
5.1.1.1
Entering Reset
When the ICS1893AF enters a reset condition (either through hardware, power-on reset, or software), it
does the following:
1.
Isolates the MAC/Repeater Interface input pins
2.
Drives all MAC/Repeater Interface output pins low
3.
Tri-states the signals on its Twisted-Pair Transmit pins (TP_TXP and TP_TXN)
4.
Initializes all its internal modules and state machines to their default states
5.
Enters the power-down state
6.
Initializes all internal latching low (LL), latching high (LH), and latching maximum (LMX) Management
Register bits to their default values
5.1.1.2
Exiting Reset
When the ICS1893AF exits a reset condition, it does the following:
1.
Exits the power-down state
2.
Latches the Serial Management Port Address of the ICS1893AF into the Extended Control Register,
3.
Enables all its internal modules and state machines
4.
Sets all Management Register bits to either (1) their default values or (2) the values specified by their
associated ICS1893AF input pins, as determined by the HW/SW pin
5.
Enables the Twisted-Pair Transmit pins (TP_TXP and TP_TXN)
6.
Resynchronizes both its Transmit and Receive Phase-Locked Loops, which provide its transmit clock
(TXCLK) and receive clock (RXCLK)
7.
Releases all MAC/Repeater Interface pins, which takes a maximum of 640 ns after the reset condition
is removed
5.1.1.3
Hot Insertion
As with the ICS189X products, the ICS1893AF reset design supports ‘hot insertion’ of its MII. (That is, the
ICS1893AF can connect its MAC/Repeater Interface to a MAC/repeater while power is already applied to
the MAC/repeater.)
相关PDF资料
PDF描述
VE-JNN-MY-F2 CONVERTER MOD DC/DC 18.5V 50W
ADCMP606BKSZ-R2 IC COMP TTL/CMOS 1CHAN SC70-6
VE-JNM-MY-F4 CONVERTER MOD DC/DC 10V 50W
MAX976EUA+ IC COMPARATOR DUAL 8-UMAX
ISL98003INZ-110 IC AFE 3CH 8BIT 110MHZ 80EPTQFP
相关代理商/技术参数
参数描述
ICS1893AFLFT 功能描述:PHYCEIVER LOW PWR 3.3V 48-SSOP RoHS:是 类别:集成电路 (IC) >> 接口 - 驱动器,接收器,收发器 系列:PHYceiver™ 标准包装:250 系列:- 类型:收发器 驱动器/接收器数:2/2 规程:RS232 电源电压:3 V ~ 5.5 V 安装类型:表面贴装 封装/外壳:16-TSSOP(0.173",4.40mm 宽) 供应商设备封装:16-TSSOP 包装:带卷 (TR)
ICS1893AFT 功能描述:PHYCEIVER LOW PWR 3.3V 48-SSOP RoHS:否 类别:集成电路 (IC) >> 接口 - 驱动器,接收器,收发器 系列:PHYceiver™ 标准包装:1,000 系列:- 类型:收发器 驱动器/接收器数:2/2 规程:RS232 电源电压:3 V ~ 5.5 V 安装类型:表面贴装 封装/外壳:16-SOIC(0.295",7.50mm 宽) 供应商设备封装:16-SOIC 包装:带卷 (TR)
ICS1893AG 制造商:ICS 制造商全称:ICS 功能描述:3.3 V 10Base-T/100Base-TX Integrated PHYceiver-TM
ICS1893AGI 制造商:ICS 制造商全称:ICS 功能描述:3.3 V 10Base-T/100Base-TX Integrated PHYceiver-TM
ICS1893AGILF 制造商:ICS 制造商全称:ICS 功能描述:3.3 V 10Base-T/100Base-TX Integrated PHYceiver-TM