参数资料
型号: ICS357M-XX-LF
厂商: INTEGRATED DEVICE TECHNOLOGY INC
元件分类: 时钟产生/分配
英文描述: 200 MHz, OTHER CLOCK GENERATOR, PDSO16
封装: SOIC-16
文件页数: 3/6页
文件大小: 84K
代理商: ICS357M-XX-LF
MDS 357 B
3
Revision 032301
Integrated Circuit Systems, Inc. 525 Race Street San Jose, CA, 95126 (408) 295-9800tel www.icst.com
ICS357
PECL/LVDS Spread Spectrum QTClock
PRELIMINARY INFORMATION
External Components / Crystal Selection
The ICS357 requires a 0.01F decoupling capacitor to be connected between VDD and GND on pins 5 and 6, and
another between pins 12 and 11. These must be connected close to the ICS357 to minimize lead inductance. No
other external power supply filtering is required for this device, but a large tantalum capacitor of 2.2 to 10 F will
reduce the output jitter in noisy environments. The outputs should be connected to a resistor divider network, as
indicated on the block diagram, and a resistor should be connected from pin RES to VDD. All of these resistor
values can be determined from our application note MAN09. For a crystal input, a parallel resonant, fundamental
mode crystal should be used. Crystal capacitors must be connected from each of the pins X1 and X2 to Ground.
The value (in pF) of these crystal caps should equal (CL-6pf)*2, where CL is the crystal load capacitance in pF. As an
example, for a crystal with 16 pF load capacitance, each crystal capacitor would be 20 pF [(16 - 6pf)*2 = 20].
For a clock input, connect to X1/ICLK and leave X2 unconnected (no capacitors on either X1 or X2).
Device Configuration
The ICS357 QTClock can be programmed for up to 8 input/output frequency combinations, or spread amounts. All
chip functions are controlled from an OTP ROM which has 3 input control lines (S2, S1, S0). Each address location
gives control of the following:
1) Multiplier ratios can be selected.
2) The spread spectrum function can be enabled or disabled.
3) The spread amount can be selected.
The specification is complete when the ICS357 QTClock Order Form accompanies this data sheet. The order form
lists the input and CLK actual frequencies, as well as any other available options. This unique configuration is given
a two character alphanumeric programming code (ICS357-xx), which must be specified when referring to samples.
相关PDF资料
PDF描述
ICS357M-XX 200 MHz, OTHER CLOCK GENERATOR, PDSO16
ICS3726M-02LFT 36 MHz, OTHER CLOCK GENERATOR, PDSO8
ICS3726M-02LF 52 MHz, OTHER CLOCK GENERATOR, PDSO8
ICS3726M-12T 52 MHz, OTHER CLOCK GENERATOR, PDSO8
ICS3726M-12 52 MHz, OTHER CLOCK GENERATOR, PDSO8
相关代理商/技术参数
参数描述
ICS3726-02 制造商:ICS 制造商全称:ICS 功能描述:HIGH PERFORMANCE VCXO
ICS3726-12 制造商:ICS 制造商全称:ICS 功能描述:HIGH PERFORMANCE VCXO
ICS3726M-02 制造商:ICS 制造商全称:ICS 功能描述:HIGH PERFORMANCE VCXO
ICS3726M-02LF 功能描述:IC VCXO 24-36MHZ 12MA TTL 8-SOIC RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:- 标准包装:1,000 系列:- 类型:时钟/频率合成器,扇出分配 PLL:- 输入:- 输出:- 电路数:- 比率 - 输入:输出:- 差分 - 输入:输出:- 频率 - 最大:- 除法器/乘法器:- 电源电压:- 工作温度:- 安装类型:表面贴装 封装/外壳:56-VFQFN 裸露焊盘 供应商设备封装:56-VFQFP-EP(8x8) 包装:带卷 (TR) 其它名称:844S012AKI-01LFT
ICS3726M-02LFT 功能描述:IC VCXO HI PERF 8-SOIC RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:- 标准包装:2,000 系列:- 类型:PLL 时钟发生器 PLL:带旁路 输入:LVCMOS,LVPECL 输出:LVCMOS 电路数:1 比率 - 输入:输出:2:11 差分 - 输入:输出:是/无 频率 - 最大:240MHz 除法器/乘法器:是/无 电源电压:3.135 V ~ 3.465 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:32-LQFP 供应商设备封装:32-TQFP(7x7) 包装:带卷 (TR)