参数资料
型号: ICS525R-04ILF
厂商: INTEGRATED DEVICE TECHNOLOGY INC
元件分类: 时钟产生/分配
英文描述: 195 MHz, OTHER CLOCK GENERATOR, PDSO28
封装: 0.150 INCH, 0.025 INCH PITCH, ROHS COMPLIANT, MO-153, SSOP-28
文件页数: 4/8页
文件大小: 204K
代理商: ICS525R-04ILF
ICS525-04
OSCAR USER CONFIGURABLE PECL CLOCK
PECL MULTIPLIER
IDT / ICS OSCAR USER CONFIGURABLE PECL CLOCK
4
ICS525-04
REV C 060606
External Components
Decoupling Capacitors
As with any high performance mixed-signal IC, the
ICS525-04 must be isolated from system power supply
noise to perform optimally.
Decoupling capacitors of 0.01F must be connected
between each VDD and the GND, one on each side of the
chip.The capacitor must be connected close to the device to
minimize lead inductance. No external power supply filtering
is required for this device.
External Resistors
A 560
resistor must be connected between RES (pin 19)
and VDD. A total of four resistors are needed for the PECL
outputs as shown on the block diagram on page 1. The
value of these resistors are shown, but can be varied to
change the differential pair output swing and the common
mode voltage. Consult application note MAN09 for more
information.
Crystal Load Capacitors
The total on-chip capacitance for a crystal is approximately
16 pF, so a parallel resonant, fundamental mode crystal with
this value of load (correlation) capacitance should be used.
For crystals with a specified load capacitance greater than
16 pF, crystal capacitors may be connected from each of the
pins X1 and X2 to Ground as shown in the block diagram.
The value (in pF) of these crystal caps should be (CL -
16)*2, where CL is the crystal load capacitance. These
external capacitors are only required for applications where
the exact frequency is critical. For a clock input, connect to
X1 and leave X2 unconnected (no capacitors on either).
Determining the Output Frequency
Users have full control in setting the desired output
frequency over the range shown in the table on page 2. To
replace a standard oscillator, users should connect the
divider select input pins directly to ground (or VDD, although
this is not required because of internal pull-ups) during
Printed Circuit Board layout. The ICS525-04 will
automatically produce the correct clock when all
components are soldered. It is also possible to connect the
inputs to parallel I/O ports to switch frequencies. By
choosing divides carefully, the number of inputs which need
to be changed can be minimized. Observe the restrictions
on allowed values of VDW and RDW.
The output of the ICS525-04 can be determined by the
following simple equation:
Where:
Reference Divider Word (RDW) = 0 to 127
VCO Divider Word (VDW) = 0 to 511
Output Divider (OD) = values on page 2
Also, the following operating ranges should be observed:
See table on page 2 for full details of maximum output.
The dividers are expressed as integers. For example, if a
66.66 MHz output on CLK1 is desired from a 14.31818 MHz
input, the VCO divider word (VDW) should be 276, with an
output divide (OD) of 2. In this example, R6:R0 is 0111011,
V8:V0 is 100010100 and S2:S0 is 001. Since all of these
inputs have pull-up resistors, it is only necessary to ground
the zero pins, namely V7, V6, V5, V3, V1, V0, R6, R2, S2,
and S1.
To determine the best combination of VCO, reference, and
output divide, use the ICS525 Calculator on our web site:
www.icst.com. The online form is easy to use and quickly
shows you up to three options for these settings.
PECL Frequency
Input Frequency
VDW 8
+
RDW 2
+
() OD
---------------------------------------------
×
=
10M Input Frequency
x VDW 8
+
RDW 2
+
()
----------------------------- 200M 5V
()or162M 3.3v )
()
<<
200kHz InputFrequency
RDW 2
+
()
-----------------------------------------------
<
相关PDF资料
PDF描述
ICS525R-04I 195 MHz, OTHER CLOCK GENERATOR, PDSO28
ICS525R-04LFT 200 MHz, OTHER CLOCK GENERATOR, PDSO28
ICS525RI-07 250 MHz, OTHER CLOCK GENERATOR, PDSO28
ICS525RI-07T 250 MHz, OTHER CLOCK GENERATOR, PDSO28
ICS527R-02LFT 527 SERIES, PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO28
相关代理商/技术参数
参数描述
ICS525R-04IT 功能描述:IC PECL CLK USER CONFIG 28-SSOP RoHS:否 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:OSCaR™ 标准包装:1,000 系列:- 类型:时钟/频率合成器,扇出分配 PLL:- 输入:- 输出:- 电路数:- 比率 - 输入:输出:- 差分 - 输入:输出:- 频率 - 最大:- 除法器/乘法器:- 电源电压:- 工作温度:- 安装类型:表面贴装 封装/外壳:56-VFQFN 裸露焊盘 供应商设备封装:56-VFQFP-EP(8x8) 包装:带卷 (TR) 其它名称:844S012AKI-01LFT
ICS525R-04LF 功能描述:IC PECL CLK USER CONFIG 28-SSOP RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:OSCaR™ 标准包装:1,000 系列:- 类型:时钟/频率合成器,扇出分配 PLL:- 输入:- 输出:- 电路数:- 比率 - 输入:输出:- 差分 - 输入:输出:- 频率 - 最大:- 除法器/乘法器:- 电源电压:- 工作温度:- 安装类型:表面贴装 封装/外壳:56-VFQFN 裸露焊盘 供应商设备封装:56-VFQFP-EP(8x8) 包装:带卷 (TR) 其它名称:844S012AKI-01LFT
ICS525R-04LFT 功能描述:IC PECL CLK USER CONFIG 28-SSOP RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:OSCaR™ 标准包装:1,000 系列:- 类型:时钟/频率合成器,扇出分配 PLL:- 输入:- 输出:- 电路数:- 比率 - 输入:输出:- 差分 - 输入:输出:- 频率 - 最大:- 除法器/乘法器:- 电源电压:- 工作温度:- 安装类型:表面贴装 封装/外壳:56-VFQFN 裸露焊盘 供应商设备封装:56-VFQFP-EP(8x8) 包装:带卷 (TR) 其它名称:844S012AKI-01LFT
ICS525R-04T 功能描述:IC PECL CLK USER CONFIG 28-SSOP RoHS:否 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:OSCaR™ 产品变化通告:Product Discontinuation 04/May/2011 标准包装:96 系列:- 类型:时钟倍频器,零延迟缓冲器 PLL:带旁路 输入:LVTTL 输出:LVTTL 电路数:1 比率 - 输入:输出:1:8 差分 - 输入:输出:无/无 频率 - 最大:133.3MHz 除法器/乘法器:是/无 电源电压:3 V ~ 3.6 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:16-TSSOP(0.173",4.40mm 宽) 供应商设备封装:16-TSSOP 包装:管件 其它名称:23S08-5HPGG
ICS525R-07 制造商:ICS 制造商全称:ICS 功能描述:LVCMOS User Configurable Clock