参数资料
型号: ICS93V847AGLF
厂商: INTEGRATED DEVICE TECHNOLOGY INC
元件分类: 时钟及定时
英文描述: 93V SERIES, PLL BASED CLOCK DRIVER, 5 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO24
封装: 0.173 INCH, MO-153, TSSOP-24
文件页数: 7/10页
文件大小: 92K
代理商: ICS93V847AGLF
6
ICS93V847
0611C—06/18/03
GND
ICS93V847
VDD
VDD /2
V(CLKC)
SCOPE
C=14pF
-VDD/2
VDD/2
Z=60
Z=60
Z=50
Z=50
R=10
R=10
R=50
R=60
R=60
R=50
V(TT)
C=14pF
NOTE: V(TT) = GND
tc(n)
tc(n+1)
tjit(cc) =tc(n) ±tc(n+1)
Figure 1. IBIS Model Output Load
Figure 2. Output Load Test Circuit
Y , FB_OUTC
X
Y , FB_OUTT
X
Parameter Measurement Information
ICS93V847
Figure 3. Cycle-to-Cycle Jitter
相关PDF资料
PDF描述
ICS93V847YG-T PLL BASED CLOCK DRIVER, 5 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO24
ICS93V847YGLF-T PLL BASED CLOCK DRIVER, 5 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO24
ICS93V847YGLF-T PLL BASED CLOCK DRIVER, 5 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO24
ICS93V850YGLFT PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO48
ICS93V855YGI-T-LF PLL BASED CLOCK DRIVER, 5 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO28
相关代理商/技术参数
参数描述
ICS93V850 制造商:ICS 制造商全称:ICS 功能描述:DDR Phase Lock Loop Clock Driver
ICS93V850CG 制造商:INT_CIR_SYS 功能描述:
ICS93V850YGT 制造商:ICS 制造商全称:ICS 功能描述:DDR Phase Lock Loop Clock Driver
ICS93V855 制造商:ICS 制造商全称:ICS 功能描述:DDR Phase Lock Loop Clock Driver
ICS93V855AG 功能描述:IC DDR PLL CLOCK DRIVER 28-TSSOP RoHS:否 类别:集成电路 (IC) >> 时钟/计时 - 专用 系列:- 标准包装:1,500 系列:- 类型:时钟缓冲器/驱动器 PLL:是 主要目的:- 输入:- 输出:- 电路数:- 比率 - 输入:输出:- 差分 - 输入:输出:- 频率 - 最大:- 电源电压:3.3V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:28-SSOP(0.209",5.30mm 宽) 供应商设备封装:28-SSOP 包装:带卷 (TR) 其它名称:93786AFT